Claims
- 1. A method for producing an integrated circuit comprising the steps in sequence of:
- a. providing a semiconductor substrate and defining active areas by establishing outside these active areas insulating zones of field oxide in an upper face of a semiconductor substrate;
- b. forming a first insulating layer on the upper surface of the substrate;
- c. depositing a conductive layer;
- d. depositing a second insulating layer on the conductive layer;
- e. patterning the second insulating layer and the conductive layer down to the first insulating layer so as to create conductive strips having reduced areas, said strips being separated by intervals having enlarged parts at locations corresponding to said reduced areas, these conductive strips forming control gates of the circuit;
- f. creating source and drain regions in the active areas in said intervals;
- g. depositing a third insulating layer to completely cover the structure produced at step (f) and completely refill the intervals outside the enlarged parts;
- h. masklessly anisotropically etching the third insulating layer and the first insulating layer down to the substrate to create contact openings in the enlarged parts of the intervals but leaving unaffected the refilling of the intervals by the third insulating layer outside the enlarged parts, the second insulating layer still covering the circuit outside the contact openings; and
- i. forming electrical connection lines extending into the contact openings.
- 2. A method according to claim 1, and further including the steps after step b of:
- a. depositing a lower conductive layer on the first insulating layer;
- b. etching the lower conductive layer above the insulating zones; and
- c. forming an intermediate insulating layer above the etched lower conductive layer, the lower conductive layer and the intermediate insulating then being etched at step e together with the conductive layer deposited in step c and the second insulating layer, the etched lower conductive layer creating floating gates of the nonvolatile memory.
- 3. A method according to claim 1, wherein the substrate is made of silicon, and the insulting zones are formed by a localized thermal oxidation of the substrate between the active areas protected by a mask.
- 4. A method according to claim 1, and further including the step of doping the substrate between the insulating zones.
- 5. A method according to claim 1, wherein the electrical connections are formed by deposition and etching of a metallic layer.
- 6. A method according to claim 1, and further including the step of planarizing of the insulating zones.
- 7. A method according to claim 1, wherein the insulating zones are patterned in strip-form at step a, then etched after step e down to the substrate in the active areas corresponding to the sources created at subsequent step f.
- 8. A method according to claim 2, and further including the steps after etching the lower conductive layer, of depositing of a fourth insulating layer and etching back this fourth insulating layer down to the lower conductive layer, before depositing the intermediate insulating layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
88 13934 |
Oct 1988 |
FRX |
|
Parent Case Info
This is a continuation of copending application Ser. No. 07/726,965 filed on Jul. 8, 1991, now abandoned, which is a continuation-in-part of application Ser. No. 07/425,825 filed on Oct. 23, 1989, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0160965 |
Nov 1985 |
EPX |
56-94778 |
Jul 1981 |
JPX |
61-99377 |
May 1986 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
726965 |
Jul 1991 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
425825 |
Oct 1989 |
|