IBM Technical Disclosure Bulletin, vol.35, No.4B, Sep. 1992, Twin-Well Sub-0.25um CMOS with Ultra-Shallow Junction Fabricated Using a Selection Epitaxial Technique, pp. 16-18.* |
IBM Technical Disclosure Bulletin, vol. 35, No. 4B, Dated Sep. 1992, entitled Twin-Well Sub-0.25um CMOS with Ultra-Shallow Junction Fabricated Using a Selective Epitaxial Technique, pp. 16-18. |
Publication entitled 1/4-UM CMOS Isolation Technique Using Selectiv Epitaxy From I.E.E.E. Transactions on Electron Devices, Ed-34 (1987) Jun., No. 6, pp. 1331-1336. |
Patent Abstract of Japan, Pub. No. 59019347, Dated Jan. 31, 1984, Applicant Matsushita Electric Ind. Co., Ltd. Entitled Semiconductor Integrated Circuit and Manufacture Thereof. |