Claims
- 1. A method for determining a condition of a V-groove on a wafer having a circuit structure thereon before the wafer is processed, cut and assembled, comprising: defining a V-groove region along the wafer;fabricating a circuit structure on the wafer; said fabricating including applying a test resistor along the V-groove region for evaluating the condition of said V-groove region; measuring a resistance value of said test resistor after said fabricating and etching of said V-groove region; comparing said resistance value to a predefined value to determine the condition of said V-groove region.
- 2. The method of claim 1, wherein said defining step includes the step of orientating along a <111> plane of said wafer.
- 3. The method of claim 1, wherein said applying step includes step of implanting said test resistor.
- 4. The method of claim 1, wherein said applying step includes step of diffusing said test resistor.
- 5. The method of claim 1, wherein said fabricating step forms the circuit structure having a plurality of layers on the wafer.
- 6. The method of claim 5, wherein one or more test resistors are positioned between one or more of said plurality of layers on the wafer.
- 7. The method of claim 5, wherein test resistors of different depths into the silicon are positioned between one or more of said plurality of layers on the wafer.
- 8. The method of claim 1, wherein said applying step includes step crossing said test resistor over a portion of said V-groove.
- 9. The method of claim 1, wherein said comparing step includes connecting said test resistor to one or more signal or test pads.
- 10. The method of claim 1, wherein said comparing step includes connecting said test resistor circuitry that is connected to one or more signal or test pads.
- 11. A method for determining a condition of a V-groove in an image sensor array wafer are fully open before the wafer is processed, cut and assembled, comprising: defining a V-groove region along the wafer;fabricating a photosensor array structure on the wafer; said fabricating including applying a test resistor along the V-groove region for evaluating the condition of said V-groove region; measuring a resistance value of said test resistor after said fabricating and etching of said V-groove region; and comparing said resistance value to a predefined value to determine the condition of said V-groove region.
Parent Case Info
This application is based on a provisional application No. 60/206,350, filed May 23, 2000.
US Referenced Citations (7)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/206350 |
May 2000 |
US |