The present method relates generally to the field of semiconductor fabrication and, more specifically, to filling blind or through vias in semiconductor substrates with a conductive or non-conductive material.
The development of innovative electronic products is influenced by increasing requirements regarding the functionality of the products, further miniaturization and a high reliability with a simultaneously cost-effective production. Therefore, the specifications on the interconnection technology inside of the products tighten continuously.
In the so called Through Silicon Interconnect Technology (TSV—Through Silicon Via), electric connections are led directly through the chip. At this, via holes are formed directly into the semiconductor substrate and filled with conductive or non-conductive material. Further, because of the more and more increasing scale integration, the aspect ratio of the via holes also increases so that filling the via holes becomes more difficult and thus, the required reliability of the connection is not ensured. Currently, the diameter of the via holes is known in the range of 10 μm wherein in the future, technologies for diameters of less than 1 μm will be required.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawing, in which:
a to 1f illustrate several steps for filling via holes in a semiconductor substrate by stencil printing;
a to 2f illustrate several steps for filling blind via holes in a semiconductor substrate;
a to 3c illustrate several steps for filling via holes in a semiconductor substrate by stencil printing combined with a magnetic field; and
A method of cost-effective filling of high aspect ratio via holes capable of multiple integration of active and passive components by through silicon interconnections is proposed. Wafers proposed as the packaging material and conventional IC manufacturing processes are used to fabricate the components including x- and y-directional interconnections. For a stacked structure comprising a chip to chip stack or a wafer to wafer stack needs the formation of vias for z-directions interconnections.
a illustrates a semiconductor substrate 1 with an active area 2, in which an integrated circuit is formed. The semiconductor substrate exemplary has two via holes 3 at high aspect ratio formed as through via holes and extending through the entire semiconductor substrate 1. The below mentioned method is also applicable to fill blind via holes ending inside the semiconductor substrate 1.
On the upper surface 5 of the semiconductor substrate 1 including the surface inside the via holes 3, a dielectric layer 4 is deposited (
In an embodiment, the dielectric layer 4 on the upper surface 5 and inside the via holes 3 is covered by an interface layer 7 (
d illustrates the supplying of polymer paste to the surface of the semiconductor substrate 1 by stencil printing. In a stencil printing process the supplying takes place in a structured way due to a stencil 9 arranged on the upper surface 5.
According to the requirements at the filling of the via holes 3, a polymer dielectric or a polymer conductor paste is used as the polymer paste 8. The material of the proposed polymer paste 8 and its viscosity is adapted, e.g., to the environment or to the performance of the semiconductor substrate 1 and to its geometric features. In an embodiment, the polymer conductor paste is formed by a polymer matrix including a conductor powder (not shown) in a range of about 70 to 90 weight percent whereas a maximum dimension of the powder particles is less than about 300 nm. Preferably, the paste includes conductor powder about 80 weight percent. The conductor powder includes metal powder having a high conductivity, preferably silver powder. Such polymer paste 8 including nanoparticles of silver is suitable for the filling of the via holes 3 having a high aspect ratio through stencil printing. Those warrant also, after the curing of the polymer matrix, a good conductivity of the formed interconnections because processes of oxidation of the conductor powder are prevented.
Moreover, this polymer paste 8 allows a printing process with a high-quality printing. The described polymer paste 8 shows a good ability to release out of the stencil. Also, in several successive printing procedures applied to several semiconductor substrates 1, no decrease of quality has been observed.
A certain amount of polymer paste 8 is applied on the top of the stencil 9 over a section of the semiconductor substrate 1 having no via holes 3, and is distributed eventually by means of a squeegee 10 in application direction into the openings 12 of the stencil 9 wherein each of the openings are arranged above the via holes 3 and at least into the upper part of the via holes 3 (
Filling of the via holes 3 with a polymer paste 8 requires a drying and curing process which can carried out by heating the semiconductor substrate 1 at a comparatively low temperature. For instance, temperatures in the range of about 120° C. to 220° C. for curing of the polymer matrix are sufficient. Furthermore, this process can be complemented by a prior clearing process at room temperature.
At the clearing process, the polymer paste 8 rests for a while so that possible irregularities coming from the supplying of the polymer paste 8 can be cleared and a part of the solvent can be evaporated. Further, the clearing process is optional and can be left out, e.g., if the supplying of the polymer paste 8 takes place without any clearing required. For instance, the above described silver polymer paste 8 is dried and cured in about 30 minutes at a temperature of about 200° C. without a prior clearing process. Other polymer pastes rest 5 to 10 minutes. After the closing drying and curing process, the via holes 3 are filled with solid interconnection 13 (
In another embodiment, the stencil remains on the upper surface 5 of the semiconductor substrate 1 when the curing process is carried out. In this embodiment the openings 12 of the stencil serves as a depot of filling material. For this purpose, the volume of the opening 12 is adapted to the volume of the via holes 3 and to the shrinking or expansion of the polymer paste 8 in the drying and curing process. In
In another embodiment illustrated in
In this vacuum process the printing device and the semiconductor substrate 1 arranged on a stage of the printing device (not shown) are depressurized down to a prescribed pressure. Next, the polymer paste 8 is squeezed in the openings 12 of the stencil 9 and on the via holes 3 at the upper surface of the semiconductor substrate 1 (
In
In another embodiment, the burying process of the polymer paste 8 is supported by a magnetic field which affects the polymer paste 8. For this purpose, the polymer paste 8 includes particles of a magnetic material (not shown). Suitable magnetic materials are, e.g., ferromagnetic metals such as iron, cobalt or nickel, or ferromagnetic material such as magnetite other chemical compounds of those materials. The size and the weight percent of the magnetic particles depend on different factors, e.g., the strength of the magnetic field, the aspect ratio of the via holes 3, the viscosity of the polymer paste 8, the wettability of the material of the inner surface 6 of the via holes 3 and others.
Supplying of a certain volume of the polymer paste 8 including magnetic particles to the semiconductor substrate 1 is carried out on the embodiment by stencil printing. The semiconductor substrate 1 in an embodiment illustrated in
The polymer paste 8 is applied on the top of the stencil 9 over a part of the semiconductor substrate 1 having via holes 3, and is distributed eventually by means of a squeegee 10 in application direction into the openings 12 of the stencil 9 wherein each of the openings are arranged above the via holes 3 (
Then, by means of a suitable magnetic device (not shown), a magnetic field is induced, illustrated in
Through the described process, either through via holes or blind via holes can be filled void-free. Moreover, this process is applicable either for dielectric polymer paste or for conductive polymer paste. At the latter, magnetic particles are added to the conductor particles.
For increasing the viscosity of the polymer paste 8, it is possible to use a magnetic alternating field so that because of the movements of the magnetic particles a warming of the polymer paste 8 takes place. In this way, the force of the magnetic field can be reduced, e.g., to minimize its influence on the integrated circuit of the semiconductor substrate 1.
In another embodiment, a demixing of the magnetic particles out of the polymer paste 8 takes place after filling the via holes 3 to remove the particles and to avoid any later influence of the particles on the integrated circuit.
After filling the via holes 3, any remains left of the polymer paste 8 on the surfaces of the semiconductor substrate 1 can be removed. Subsequently, the polymer paste 8 is dried and cured as already described above in detail. In one embodiment, the drying and curing process is carried out by heat creation inside the magnetic polymer paste 8. An alternating magnetic field induces heat in the polymer paste 8 by oscillative movement of the magnetic particles. Due to heat induction only in the filled via holes 3, there is low heat load of the semiconductor substrate 1.
In another embodiment, the adhesion of the inner surface 6 of the via holes 3 is increased by increasing its surface energy. As it is well known, each system tends to minimize surfaces with a high surface energy. Therefore, materials with a high surface energy are wetted very well by materials with a lower surface energy. This effect is applicable on plastic surfaces by treating them with plasma.
In
Within the plasma, oxygen ions O− and oxygen radicals O* are produced, among others. Both components of the plasma lead to an activation of the inner surface 6 of the hydrophobic passivating layer 15 wherein the oxygen radicals are free to move within the plasma and less affected by the electrostatic charging of the surface of the passivating layers 15 during the plasma process. Through the effect of both of the plasma components on the surface of the polyimide, reactive functional groups are formed, e.g., amino groups, amid groups, hydroxyl groups, carbonyl groups or carboxyl groups, by the oxygen ions and radicals combined with the non-polar plastic surface and forming polar hydrophilic groups. Therefore, the surface energy is increased and the wettability of the surface of the passivation layer 15 is improved. Those modifications of the plastic only take place in the upper monolayers of the plastic. The characteristics of the material are not changed.
The described treatment of the inner surface 6 does not have another influence on the filling process except the improvement of the wetting of a plastic surface. Thus, it is possible to treat, prior to each of the above described processes, the plastic surface inside the via holes 3 and to benefit the filling of the via holes 3 with the polymer paste 8.
While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. Accordingly, the particular arrangements disclosed are meant to be illustrative only and not limiting as to the scope of the invention, which is to be given the full breadth of the appended claims, and any and all equivalents thereof.