| Y. Kohyama et al, “A Fully Printable, Self-aligned and Planarized Stacked Capacitor DRAM Cell Technology for 1Gbit DRAM and Beyond”, 1997 Symposium on VLSI Tech. Digest of Technical Papers, Section 3A-1, pp. 17-18. |
| J. M. Drynan et al., “Cylindrical Full Metal Capacitor Technology for High-Speed Gigabit DRAMs”, 1997 Symposium on VLSI Technology Digest of Technical Papers, Section 12-1, pp. 151-152. |
| S. Yamamichi et al., “An ECR MOCVD (Ba,Sr) TiO3 based stacked capacitor technology with RuO2/Ru/TiN/TiSix storage nodes for Gbit-scale DRAMs”, 1995 IEDM IEEE, pp. 119-122. |
| M. Kruger et al., “Platinised Titanium as an Insoluble Anode in Electroplating”, Trans. Inst. Metal Finishing, 1976, vol. 54, pgs. 127-132. |
| R. M. Skomoroski et al., “Performance of Plantinum-Clad Tantalum Anodes in Electroplating”, Plating, vol. 60, No. 60, pp. 1115-1119 (1973). |
| J. Y. Lee et al. Simultaneously Formed Storage Node Contact and Metal Contact Cell (SSMC) For 1Gb DRAM and Beyond, IEEE, International Electron Devices Meeting, pp. 593-597 (1996). |
| P. Y. Lesaicherre et al., A Gbit-Scale DRAM Stacked Capacitor Technology with ECR MOCVD SrTiO3 and RIE Patterned RuO2/TiN Storage Nodes, IEEE, International Electron Devices Meeting, pp. 831-834 (1994). |
| Metal Finishing —Guidebook and Directory Issue 1990; Jan. '90; vol. 85, No. 1A; pp. 312-313 and 260-261. |
| Making the Move to Dual Damascene Processing; Semiconductor International; August 1997; pp. 79-81. |