Claims
- 1. A single polysilicon layer BiCMOS structure at a semiconductor surface of a body, comprising:
- a bipolar transistor, comprising:
- a collector region of a first conductivity type and having a first impurity concentration;
- an intrinsic base region of a second conductivity type disposed at said semiconductor surface and within said collector region;
- an emitter region of said first conductivity type disposed at said semiconductor surface and within said intrinsic base region;
- a thick dielectric layer, directly adjacent said intrinsic base region and having a contact therethrough to said emitter region; and
- an emitter electrode, disposed over said thick dielectric layer such that said thick dielectric layer separates said emitter electrode from said intrinsic base region, wherein said emitter electrode is in contact with said emitter region through said contact;
- an insulated gate field effect transistor, comprising:
- a well region of said first conductivity type and having said first impurity concentration;
- a gate dielectric comprising thermal silicon dioxide of a thickness substantially thinner than a thickness of said thick dielectric layer of said bipolar transistors, disposed over a portion of said well region;
- a gate electrode disposed over said well region and insulated therefrom by said gate dielectric;
- source/drain regions of said second conductivity type and having a second impurity concentration disposed at said semiconductor surface on both lateral sides of said gate electrode and within said well region;
- an isolation structure disposed at said semiconductor surface between said bipolar transistor and said insulated-gated field effect transistor; and
- sidewall dielectric filaments, disposed laterally adjacent said emitter electrode and said thick dielectric layer of said bipolar transistor, and laterally adjacent said gate electrode of said insulated-gate field effect transistor.
- 2. The single-polysilicon layer BiCMOS structure of claim 1, wherein said emitter electrode and said gate electrode comprise polycrystalline silicon.
- 3. The single-polysilicon layer BiCMOS structure of claim 2, further comprising:
- a filament of polycrystalline silicon, disposed under said thick dielectric at a location under said emitter electrode, said filament sealed at its side by one of said sidewall dielectric filaments.
- 4. The single-polysilicon layer BiCMOS structure of claim 1, further comprising:
- an extrinsic base region of said second conductivity type and having a third impurity concentration in said bipolar transistor, said extrinsic base region disposed at said semiconductor surface at a location aligned with said emitter electrode and said sidewall dielectric filament adjacent thereto.
- 5. The single-polysilicon layer BiCMOS structure of claim 4, wherein said third impurity concentration is substantially the same as said second impurity concentration.
- 6. A single polysilicon layer BiCMOS structure at a semiconductor surface of a body, comprising:
- a bipolar transistor, comprising:
- a collector region of a first conductivity type and having a first impurity concentration;
- an intrinsic base region of a second conductivity type disposed at said semiconductor surface and within said collector region;
- an emitter region of said first conductivity type disposed at said semiconductor surface and within said intrinsic base region;
- a thick dielectric layer, directly adjacent said intrinsic base region and having a contact therethrough to said emitter region; and
- an emitter electrode, disposed over said thick dielectric layer such that said thick dielectric layer separates said emitter electrode from said intrinsic base region, wherein said emitter electrode is in contact with said emitter region through said contact;
- an insulated gate field effect transistor, comprising:
- a well region of said first conductivity type and having said first impurity concentration;
- a gate dielectric comprising thermal silicon dioxide of a thickness substantially thinner than a thickness of said thick dielectric layer of said bipolar transistors, disposed over a portion of said well region;
- a gate electrode disposed over said well region and insulated therefrom by said gate dielectric;
- source/drain regions of said second conductivity type and having a second impurity concentration disposed at said semiconductor surface on both lateral sides of said gate electrode and within said well region;
- an isolation structure disposed at said semiconductor surface between said bipolar transistor and said insulated-gated field effect transistor; and
- sidewall dielectric filaments disposed adjacent said thick dielectric in said contact, said emitter electrode making contact to said emitter region at a location between said sidewall dielectric filaments in said contact.
Parent Case Info
This application is a Continuation of application Ser. No. 07/895,535, filed Jun. 8, 1992 abandoned, which is a Divisional of Ser. No. 07/785,174, filed on Oct. 29, 1991 now U.S. Pat. No. 5,171,702, which is a Continuation of Ser. No. 07/383,960, filed on Jul. 21, 1989 abandoned.
US Referenced Citations (16)
Divisions (1)
|
Number |
Date |
Country |
Parent |
785174 |
Oct 1991 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
895535 |
Jun 1992 |
|
Parent |
383960 |
Jul 1989 |
|