Claims
- 1. A process for fabricating an integrated circuit including at least one antifuse and an ESD protection cell for protecting said at least one antifuse from ESD damage during fabrication of said integrated circuit, said process comprising the steps of:
- a. forming an ESD protection cell lower electrode;
- b. forming a lower electrode for said at least one antifuse;
- c. depositing an interlayer dielectric layer over said ESD protection cell lower electrode and said lower electrode for said at least one antifuse;
- d. opening (i) an ESD protection cell opening having a first areal size and (ii) an antifuse cell opening having substantially said first areal size through said interlayer dielectric layer so as to expose, respectively, (i) a portion of a top surface of said ESD protection cell lower electrode and (ii) a portion of a top surface of said lower electrode of said at least one antifuse;
- e. depositing an antifuse material layer of a first thickness over said interlayer dielectric layer, into said ESD protection cell opening and into said antifuse cell opening so as to overlie said ESD protection cell lower electrode and said lower electrode of said at least one antifuse;
- f. depositing a polysilicon mask over said at least one antifuse in a region overlying said lower electrode of said at least one antifuse;
- g. etching back said antifuse material layer in areas not protected by said polysilicon mask to a second thickness less than said first thickness; and
- h. depositing an upper electrode of polysilicon over said antifuse material layer and said polysilicon mask to form an upper electrode for said ESD protection cell and said at least one antifuse.
- 2. A process according to claim 1 wherein said ESD protection cell lower electrode is formed of polysilicon.
- 3. A process according to claim 1 wherein said ESD protection cell lower electrode is formed of diffusion.
- 4. A process according to claim 1 wherein all steps set forth are carried out at a temperature in the range of 500.degree. C.-1100.degree. C.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a division of U.S. patent application Ser. No. 08/289,678, filed Aug. 12, 1994, now U.S. Pat. No. 5,572,061 in the names of inventors Wenn-Jei Chen, Huan Tseng, Yeouchung Yen, and Linda Liu and entitled "ESD Protection Device For Antifuses With Top Polysilicon Electrode" and assigned to Actel Corporation which is, in turn, a continuation-in-part of: (1) U.S. patent application Ser. No. 08/277,673, filed Jul. 19, 1994, now U.S. Pat. No. 5,519,248 in the names of inventors Yeouchung Yen, Wenn-Jei Chen, Steve S. Chiang and Abdul R. Forouhi and entitled "Circuits for ESD Protection of Metal-to-Metal Antifuses During Processing" and assigned to Actel Corporation which is a continuation of U.S. patent application Ser. No. 08/087,942 filed Jul. 7, 1993, now U.S. Pat. No. 5,369,054, in the name of inventors Yeouchung Yen, Wenn-Jei Chen, Steve S. Chiang and Abdul R. Forouhi and entitled "Circuits for ESD Protection of Metal-to-Metal Antifuses During Processing" and (2) U.S. patent application Ser. No. 08/290,029 filed Aug. 12, 1994, now U.S. Pat. No. 5,498,895, in the name of inventor Wenn-Jei Chen and entitled "Process ESD Protection Device For Use With Antifuses".
US Referenced Citations (15)
Divisions (1)
|
Number |
Date |
Country |
Parent |
289678 |
Aug 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
87942 |
Jul 1993 |
|
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
290029 |
Aug 1994 |
|
Parent |
277673 |
Jul 1994 |
|