The present invention relates to methods for forming ferrocapacitors of the kind used in FeRAM devices, and to methods for forming FeRAM devices themselves. The invention further relates to FeRAM devices including ferrocapacitors formed by the method.
Many conventional FeRAM devices include a horizontal ferrocapacitor structure, in which a stack of layers is formed including top and bottom electrodes sandwiching a ferroelectric layer. An alternative “vertical capacitor” structure was suggested in U.S. Pat. No. 6,300,652, the disclosure of which is incorporated herein by reference. A vertical capacitor includes a ferroelectric element sandwiched between electrodes to either side, all at substantially the same level in the FeRAM device.
The process steps of a conventional technique for forming a vertical capacitor structure are illustrated in FIGS. 1 to 5. The vertical capacitors are typically to be formed over a substructure, which may for example be of the form shown in
As shown in
As shown in
The openings 17 are then filled with conductive material 19 such as IrO2, by depositing IrO2 over the entire structure, as shown in
The vertical capacitor structure has great potential for reducing the cell size, especially if the etching taper angle of the remaining PZT 11 (i.e. the angle between the horizontal direction and the sides of the remaining PZT 11) is high. However, if the taper angle becomes close to 90°, the Al2O3 fences 15 are more likely to be formed. These fences 15 are difficult to remove (e.g. by a wet cleaning process), and dramatically reduce the QSW (i.e. the maximum charge which can be stored in the ferrocapacitor) because the insulating fences 15 reduce the effective area of the capacitor.
Another reason for wanting to achieve a high taper angle is because it increases the uniformity of the electric field in the ferrocapacitor. If the ferroelectric dielectric is thinner in its upper portion than in its lower portion then the electric field will be higher at the top of the ferrocapacitor than at the bottom. The lack of electric field uniformity can cause problems for drive voltage setting, and device operation abnormalities. For example, the upper part of the dielectric has to work at a higher electric field than necessary.
These problems would be reduced by increasing the taper angle to be very close to 90°, but as mentioned above this leads to thicker fences.
The present invention aims to alleviate the above problem, at least partially, and in particular to provide a new and useful method for forming ferrocapacitors and FeRAM devices with improved properties.
In general terms, the present invention proposes that, rather than forming the electrodes in holes formed in the ferroelectric material, the electrodes should be formed over openings in the insulating layer before the ferroelectric material is deposited.
Thus, no step of etching the insulating layer is required after the interface between the electrodes and ferroelectric material is formed. Accordingly, the fence problem is removed.
Furthermore, the ferroelectric material is preferably formed as a layer on the sides of the electrodes, rather than to fill the gaps between the electrodes. This means that the thickness of the ferroelectric material is not determined by the geometry of the gaps between the electrodes. This means that the thickness of the capacitor dielectric can be controlled very accurately, which in turn makes it easier to ensure that the electric field across it is uniform. Furthermore, the thickness of the ferroelectric layer can be selected to match a desired drive voltage.
Preferably, the thickness of the ferroelectric layer is optimised (e.g. made more uniform on the sides of the electrode, or its thickness there reduced to a desired lower value) by a further etching step performed on it.
Optionally, the further etching step may remove portions of the ferroelectric material extending over the insulating layer.
The ferroelectric layer is preferably covered with a support material, so as to fill the gaps between the electrodes and form an even surface. The support material used to cover the ferroelectric material is preferably a conductive material (e.g. irdinium), which, according to what other components it is attached to, may act as a dummy electrode. Alternatively, the ferroelectric material may be at least partly covered by an insulating material (such as TEOS).
Optionally, a conductive material (e.g. platinum) may be deposited on the sides of the electrodes, between the electrodes and the ferroelectric material. Similarly, a layer of conductive material may be deposited on the side of the ferroelectric layer away from the electrode.
Specifically, one expression of the invention is a method for forming a ferrocapacitor comprising:
An alternative expression of the invention is an FeRAM device comprising electrode elements and ferroelectric elements, the electrode elements and ferroelectric elements being formed over a substructure, the electrodes being in electrical contact with electrically conductive elements extending into the substructure and the ferroelectric elements being arranged between the electrodes as layers formed on the lateral sides of the electrodes.
Preferred features of the invention will now be described, for the sake of illustration only, with reference to the following figures in which:
FIGS. 1 to 5 show the steps of a conventional method of forming vertical capacitors;
FIGS. 6 to 10 show the steps of a method which is an embodiment of the invention; and
FIGS. 11 to 13 show ferroelectric capacitors which are alternative embodiments of the invention.
The method which is an embodiment of the invention will be explained with reference to FIGS. 6 to 11. The vertical capacitor structure is formed in these figures over a substructure which is like the one shown in
The first step of the method, as in the conventional method, is for an insulating layer 31 of Al2O3 to be formed over the substructure. Then an etching step is performed to produce openings in the matrix 5 and in insulating layer 31. The plugs 3 are then formed in these openings extending through the matrix 5 and insulating layer 31, as shown in
In a second step of the method, a layer 33 of conductive material (typically Iridium) is formed over the Al2O3 layer 31. Hardmask elements 34 are formed over conductiv layer 33, substantially above the plugs 3. These hardmask elements 34 are formed by a process in which a hardmask (TEOS) layer is formed over the conductive layer 33, then a resist layer is formed over the TEOS layer, then a lithographic process is performed, then a harmmask open (oxide RIE) process, and finally an ashing process. Although only two such elements 34 are shown in
As shown in
Further etching is then performed to reduce the thickness of the ferroelectric layer 39, while still leaving a film 42 of ferroelectric material extending across the insulating layer 31. Then, as shown in
Then, CMP polishing is performed to form a flat upper surface 45 which is partly the PZT 39, partly the conductive material 33, partly the conductive material 34, and partly the conductive support material 43. Then, an Al2O3 layer 47 is formed over the surface 45, to form the completed structure shown in
Although only a single embodiment of the invention has been described in detail above, many variations of the method are possible within the scope of the invention as will be clear to a skilled reader. For example, three alternative structures which can be formed according to the invention are shown in FIGS. 11 to 13 respectively. Elements of these figures which correspond exactly to elements of FIGS. 6 to 10 are indicated by the same reference numerals.
Firstly, as shown in
Secondly, layers of Pt may be included in the structure. For example, a Pt layer 49 can be provided between the conductive elements 33 and the portions 41 of the PZT layer 39, instead of or In addition to the layer 32. Another Pt layer could be between the PZT 39 and the conductive material 43, or may indeed replace the material 43 as shown in
Thirdly, the conductive material 43 (or the Pt which replaces it in
These three variations are combinable in any combination within the scope of the invention.