Claims
- 1. A portion of a multiple layer integrated circuit device, comprising:
- first and second field effect transistors in a substrate, each field effect transistor having a gate formed from a first patterned layer of polycrystalline silicon and source/drain regions formed in the substrate;
- a first oxide layer over the field effect transistors and the substrate;
- an opening through the first oxide layer in a contact region, wherein a source/drain region of the first field effect transistor is exposed in the opening;
- a second layer of patterned polycrystalline silicon over the first oxide layer and in the opening to make contact with the exposed source/drain region;
- a second layer of oxide over the second polycrystalline silicon layer and the first oxide layer;
- a third layer over the second oxide layer, wherein first portions of the third layer are polycrystalline silicon and second portions of the third layer are an insulating material formed from polycrystalline of the third layer, and wherein the first portions of the third layer define a patterned interconnect which includes source/drain and channel regions having been formed by implanted impurities.
- 2. The integrated circuit of claim 1, wherein the insulating material has been implanted with an oxygen dosage of between 1.times.10.sup.17 /cm.sup.2 to 1.times.10.sup.19 /cm.sup.2.
- 3. The integrated circuit of claim 2, wherein the insulating material is formed by annealing the third layer and the insulating material is silicon dioxide.
- 4. The integrated circuit of claim 3, wherein the third layer is annealed at a temperature range of between approximately 1000 to 1400 degrees Celsius.
- 5. The integrated circuit of claim 1, wherein the insulating material has been implanted with a nitrogen dosage of between 1.times.10.sup.17 /cm.sup.2 to 1.times.10.sup.19/cm.sup.2.
- 6. The integrated circuit of claim 5, wherein the insulating material is formed by annealing the third layer and the insulating material is silicon nitride.
- 7. The integrated circuit of claim 6, wherein the third layer is annealed at a temperature range of between approximately 1000 to 1400 degrees Celsius.
Parent Case Info
This is a Division of application Ser. No. 08/100,617, filed Jul. 30, 1993 now U.S. Pat. No. 5,460,983.
US Referenced Citations (5)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0200603 |
Nov 1986 |
EPX |
56-32742A |
Apr 1981 |
JPX |
3726842A1 |
Feb 1988 |
NLX |
2182489 |
May 1987 |
GBX |
Non-Patent Literature Citations (3)
Entry |
Nuclear Instruments and Methods in Physics Research, B19/20 (1987) "Fabrication of Buried Layers of SiO2 and Si3N4 Using Ion Beam Synthesis," K.J. Reeson, pp. 269-278. |
Materials Chemistry and Physics, 31 (1992), "Synthesis of Buried Insulating Layers in Silicon by Ion Implantation," A.M. Ibrahim & A.A. Berezin, pp. 285-300. |
"Oxygen Distributions in Synthesized SiO2 Layers Formed by High Dose O+ Implantation into Silicon," PLF Hemment, et al., pp. 203-208, 1984, vol. 34. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
100617 |
Jul 1993 |
|