This application claims priority to Chinese patent application No. CN202011056640.6, filed on Sep. 30, 2020, and entitled “METHOD FOR FORMING RECESS AND FILLING EPITAXIAL LAYER IN SITU”, the disclosure of which is incorporated herein by reference in entirety.
The present application relates to a method for manufacturing a semiconductor integrated circuit, and in particular, to a method for forming a recess. The present application further relates to a method for forming a recess and filling an epitaxial layer in situ.
Gate structures at the semiconductor IC process node of 28 nm have included a high-K metal gate (HKMG) and a polysilicon silicon oxide (Poly-SiOx) gate, where a HKMG is composed of a gate dielectric layer having a high-dielectric-constant (K) material and a metal gate, and where a Poly-SiOx gate is composed of a gate dielectric layer of silicon oxide, and a polysilicon gate. In 28 nm HKMG and Poly-SiOx process applied to 28 nm note, an embedded silicon germanium (SiGe) epitaxial (EPI) layer is usually applied in source and drain regions to improve device performance. The embedded SiGe EPI layer consists of SiGe EPI formed in a recess structure. Since the shape of the recess may shorten the distance between the source region and the drain region in the channel, the threshold voltage (Vth) is decreased, on current (Ion) is increased and device performance is improved. In recesses adopted by the embedded SiGe EPI, sigma-shaped recesses have become the most commonly used option in the industry, and the sigma-shaped recesses are also known as diamond-shaped recesses.
A method for forming a diamond-shaped recess widely used in the industry includes firstly performing etching to form a U-shaped or ball-shaped recess by applying a dry etching process, wherein the cross section of the U-shaped recess has a U-shape and the cross section of the ball-shaped recess is a circle with an open top; then performing selective etching to the crystal surface by applying tetramethylammonium hydroxide (TMAH) wet etch to form a diamond-shaped recess. Referring to
In step 1, referring to
Usually, a top surface of the silicon substrate 101 is a surface (100).
The selected region of the recess 105 is source and drain forming regions on the two sides of a gate structure.
The gate structure is a superposition layer of a gate dielectric layer and a metal gate, and the gate dielectric layer includes a high-dielectric-constant K layer, that is, the gate structure is namely HKMG; in step 1, a pseudo gate structure is formed on the top surface of the silicon substrate 101, the pseudo gate structure is formed in a region of the gate structure, and the pseudo gate structure is formed by superposing a pseudo gate dielectric layer (not shown here) and a pseudo polysilicon gate 102; the pseudo gate structure is replaced by the gate structure in a subsequent process.
From
Alternatively, the gate structure is a superposition layer of a gate dielectric layer and a polysilicon gate, and the gate dielectric layer is composed of silicon oxide; in this case, in step 1, the gate structure is formed on the top surface of the silicon substrate 101, that is, the pseudo gate structure is not formed, instead the gate structure is directly formed on the surface of the silicon substrate 101.
In step 2, referring to
Referring to
Generally, in step 2, the wet etching rates to the surface (110), the surface (100) and the surface (111) of silicon crystal decrease sequentially. In
In step 3, thereafter, referring to
The present application provides a method for forming a recess. The method includes etching to a U-shaped or ball-shaped recess in a gate structure by introducing reaction gases into an epitaxial process chamber to form a diamond-shaped recess, which is conducive to realizing the recess etching and epitaxial filling process in situ. The method for forming a recess and filling an epitaxial layer in situ reduces the process steps in the process loop of an embedded epitaxial layer, and further decreases the defects from the process.
The method for forming the recess includes a plurality of steps:
step 1: providing a silicon substrate, performing a first etching in a selected region of the silicon substrate to form a recess, wherein the first etching is a dry etching, and wherein the recess has either a U-shape or a ball-shape; and
step 2: placing the silicon substrate in an epitaxial process chamber, and performing a second etching to the recess by introducing reaction gases comprising HCl and GeH4 in the epitaxial process chamber to form the recess into a diamond-shape.
In some cases, in step 1, a top surface of the silicon substrate is a surface (100); in step 2, etching rates of the second etching to a surface (110), the surface (100) and a surface (111) decrease sequentially.
In some cases in the second etching, a volume ratio of GeH4 to HCl is a range of 0.1:1 to 1:1.
In some cases a temperature range of the second etching is 700° C.-800° C.
In some cases H2 gas is used as a carrier gas in the second etching.
In some cases in step 1, the selected region of the silicon substrate is source and drain forming area at two sides of a gate structure.
In some example, the gate structure comprises a gate dielectric layer and a polysilicon gate, wherein the gate dielectric layer comprises silicon oxide, and wherein step 1 further comprises forming the gate structure on a top surface of the silicon substrate.
In some example, the gate structure comprises a gate dielectric layer and a metal gate, wherein the gate dielectric layer comprises a high-dielectric-constant material; wherein step 1 further comprises forming a pseudo gate structure in a forming region of the gate structure on the top surface of the silicon substrate, wherein the pseudo gate structure comprises a pseudo gate dielectric layer and a pseudo polysilicon gate, and wherein the pseudo gate structure is replaced by the gate structure in a subsequent process.
The disclosure further includes a method for forming a recess and filling the recess with an epitaxial layer in situ, which comprise a plurality of steps:
step 1: step 1: providing a silicon substrate, performing a first etching in a selected region of the silicon substrate to form a recess, wherein the first etching is a dry etching, and wherein the recess has either a U-shape or a ball-shape;
step 2: placing the silicon substrate in an epitaxial process chamber, and performing a second etching to the recess by introducing reaction gases comprising HCl and GeH4 in the epitaxial process chamber to form the recess into a diamond-shape; and
step 3: performing an epitaxial growth process in situ in the epitaxial process chamber to fill the recess with an epitaxial layer.
In some examples, in step 1, a top surface of the silicon substrate is a surface (100), and in step 2, etching rates of the second etching to a surface (110), the surface (100) and a surface (111) decrease sequentially.
In some examples, in the second etching, a volume ratio of GeH4 to HCl is in a range of 0.1:1 to 1:1.
In some examples, a temperature range of the second etching is 700° C.-800° C.
In some examples, H2 gas is used as a carrier gas in the second etching.
In some examples, in step 1, the selected region of the silicon substrate is source and drain forming area at two sides of a gate structure.
In some examples, the gate structure comprises a gate dielectric layer and a polysilicon gate, wherein the gate dielectric layer comprises silicon oxide, and wherein step 1 further comprises forming the gate structure on a top surface of the silicon substrate.
In some examples, the gate structure comprises a gate dielectric layer and a metal gate, wherein the gate dielectric layer comprises a high-dielectric-constant material; wherein step 1 further comprises forming a pseudo gate structure in a forming region of the gate structure on the top surface of the silicon substrate, and wherein the pseudo gate structure comprises a pseudo gate dielectric layer and a pseudo polysilicon gate, and wherein the pseudo gate structure is replaced by the gate structure in a subsequent process.
In some examples, the epitaxial layer formed in step 3 comprises silicon germanium.
In some examples, the epitaxial layer formed in step 3 comprises silicon germanium.
Since the diamond-shaped recess is formed by performing further etching directly in the epitaxial process chamber in the present application, it is conducive to realizing the etching and epitaxial filling process of the recess in situ, thereby reducing steps in the process loop of forming embedded epitaxial layer finally, thus increasing the defects from the process.
The present application will be further described below in detail in combination with the embodiments with reference to the drawings.
Various embodiments of the present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which some, but not all embodiments of the inventions are shown. Indeed, these inventions may be embodied in many different forms and should not be construed as limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will satisfy applicable legal requirements. The term “or” is used herein in both the alternative and conjunctive sense, unless otherwise indicated. The terms “illustrative” and “exemplary” are used to be examples with no indication of quality level. And terms are used both in the singular and plural forms interchangeably. Like numbers refer to like elements throughout.
Referring to
In step 1, referring to
In the method according to one embodiment of the present application, a top surface of the silicon substrate 1 is the crystal surface (100).
The selected region of the recess 5 is source and drain forming regions on the two sides of a gate structure.
The gate structure is a superposed layer of a gate dielectric layer and a metal gate. The gate dielectric layer includes a high-dielectric-constant K layer. In step 1, a pseudo gate structure is formed on the top surface of the silicon substrate 1, the pseudo gate structure is formed in a forming region of the gate structure, and the pseudo gate structure is formed by superposing a pseudo gate dielectric layer (not shown) and a pseudo polysilicon gate 2; the pseudo gate structure is replaced by the gate structure in a subsequent process.
From
Alternatively, in other embodiments, the gate structure is a combination structure of a gate dielectric layer and a polysilicon gate, and the gate dielectric layer is composed of silicon oxide; in this case, in step 1, the gate structure is formed on the top surface of the silicon substrate 1, that is, the pseudo gate structure is not included but the gate structure is directly formed on the surface of the silicon substrate 1.
In step 2, referring to
Referring to
In the method according to this embodiment, in step 2, the etching rates of the second etching to the silicon crystal surface (110), surface (100) and surface (111) decrease sequentially. In
In the second etching, the volume ratio of GeH4 to HCl is in the range of 0.1:1 to 1:1.
The temperature range of the second etching is 700° C.-800° C.
H2 is used as a carrier gas in the second etching.
First, GeH4 and HCl are provided. In
Referring to
GeH4=Ge+2 H2
Thereafter, as in
4 HCl+Ge=GeCl4+2 H2
Thereafter, in
Si+GeCl4=SiCl4+Ge
Under the influence of high temperature and air flow, SiCl4 is carried away, thus Si is etched.
In the second etching, the produced Ge plays the role of a catalyst, which accelerates the etching rate of surface Si.
Different from the existing method for forming the diamond-shaped recess 5, the present application does not use TMAH to perform wet etching to the recess 5 after forming the U-shaped or ball-shaped recess 5, instead it introduses HCl and GeH4 reaction gases in the epitaxial process chamber to perform second etching to the recess 5. HCl and GeH4 can also realize the selective etching of the crystal surface of the silicon substrate 1, so as to form the diamond-shaped recess 5.
Since the diamond-shaped recess 5 is formed by performing further etching directly in the epitaxial process chamber in the method according to one embodiment of the present application, it is conducive to realizing the etching and epitaxial filling process of the recess 5 in situ, thereby reducing the process steps in the process loop of the embedded epitaxial layer finally, and thus reducing the defects caused by the process steps.
In the method for forming the recess and filling the epitaxial layer in situ according to one embodiment of the present application, based on one embodiment for forming the recess, after the recess is formed, a process of filling the recess with an epitaxial layer is performed in situ in the epitaxial process chamber. The steps of forming the recess are disclosed above and in
In step 1, referring to
In the method according to one embodiment of the present application, a top surface of the silicon substrate 1 is a surface (100).
The selected region of the recess 5 is source and drain forming regions on the two sides of a gate structure.
The gate structure is a combination structure of a gate dielectric layer and a metal gate, and the gate dielectric layer includes a high-dielectric-constant K material; in step 1, a pseudo gate structure is formed on the top surface of the silicon substrate 1, the pseudo gate structure is formed in a forming region of the gate structure, and the pseudo gate structure is formed by superposing a pseudo gate dielectric layer and a pseudo polysilicon gate 2; the pseudo gate structure is replaced by the gate structure in a subsequent process.
From
Alternatively, in other embodiments, the gate structure is a combination structure of a gate dielectric layer and a polysilicon gate, and the gate dielectric layer consists of silicon oxide; in this case, in step 1, the gate structure is formed on the top surface of the silicon substrate 1, that is, the pseudo gate structure is not formed, instead the gate structure is directly formed on the surface of the silicon substrate 1.
In step 2, referring to
Referring to
In the method according to one embodiment of the present application, in step 2, the etching rates in the second etching process to surface (110), surface (100) and surface (111) of crystalline silicon decrease sequentially. In
In the second etching, the volume ratio of GeH4 to HCl is in the range of 0.1:1 to 1:1.
The temperature range of the second etching is 700° C.-800° C.
H2 is used as a carrier gas in the second etching.
First, GeH4 and HCl are provided. In
Referring to
GeH4=Ge+2 H2
Thereafter, as in
4 HCl+Ge=GeCl4+2 H2
Thereafter, in
Si+GeCl4=SiCl4+Ge
Under the influence of high temperature and air flow, SiCl4 is removed away, thus Si etching is performed.
In the second etching, the produced Ge plays a role of a catalyst, which accelerates the etching rate of surface Si.
In step 3, an epitaxial growth process is performed in situ in the epitaxial process chamber to form an epitaxial layer 7 to completely fill the recess 5, shown in
The present application has been described above in detail through the specific embodiments, which, however, do not constitute limitations to the present application. Without departing from the principle of the present application, those skilled in the art may make many modifications and improvements, which should also be regarded as included in the scope of protection of the present application.
Number | Date | Country | Kind |
---|---|---|---|
202011056640.6 | Sep 2020 | CN | national |