The present invention relates generally to an array of memory cells and forming method thereof, and more specifically to an array of electrically erasable programmable read only memory (EEPROM) and forming method thereof.
An electrically programmable read only memory (EPROM) utilizes a floating (unconnected) conductive gate, in a field effect transistor structure, positioned over but insulated from a channel region in a semi-conductor substrate, between source and drain regions. A control gate is then provided over the floating gate, but also insulated therefrom. The threshold voltage characteristic of the transistor is controlled by the amount of charge that is retained on the floating gate. That is, the minimum amount of voltage (threshold) that must be applied to the control gate before the transistor is turned “on” to permit conduction between its source and drain regions is controlled by the level of charge on the floating gate. A transistor is programmed to one of two states by accelerating electrons from the substrate channel region, through a thin gate dielectric and onto the floating gate.
The memory cell transistor's state is read by placing an operating voltage across its source and drain and on its control gate, and then detecting the level of current flowing between the source and drain as to whether the device is programmed to be “on” or “off” at the control gate voltage selected.
The present invention provides an array of electrically erasable programmable read only memory (EEPROM) and forming method thereof, which forms rows of floating gates having staggered islands to reduce the cross talk capacitance and keep the macro size of the array of erasably programmable read only memory cells.
The present invention provides an array of electrically erasable programmable read only memory (EEPROM) including a substrate, bit lines, a row of erase gate and a row of floating gates. The bit lines are defined in the substrate to extend in a first direction. The row of erase gate having a wave shape is disposed across the bit lines. The row of floating gates having staggered islands is disposed parallel to the row of erase gate.
The present invention provides a method of forming an array of electrically erasable programmable read only memory (EEPROM) including the following steps. A row of floating gates having staggered islands is formed on a substrate. A row of erase gate having a wave shape is formed on the substrate at a first side of the row of floating gates. A row of word line having the wave shape is formed on the substrate at a second side of the row of floating gates opposite to the first side.
According to the above, the present invention provides an array of electrically erasable programmable read only memory (EEPROM) and forming method thereof, which includes a row of erase gate having a wave shape disposed across bit lines, a row of floating gates having staggered islands disposed parallel to the row of erase gate, and a row of word line having the wave shape disposed parallel to the row of erase gate and at a side of the row of floating gates opposite to the row of erase gate. By doing this, the spacings of the adjacent floating gates of the row of floating gates increase. This reduces the cross talk capacitance, and there is no impact on the macro size of the array of erasably programmable read only memory cells.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Rows of floating gates 30 are disposed parallel to the row of erase gate 20, but the row of floating gates 30 are only disposed on and vertically overlap the bit lines 120, and therefore the row of floating gates 30 are staggered islands.
Please refer to
The rows of erase gates 20 have the wave shapes constituted by first parts 22 and second parts 24. The first parts 22 connect to the second parts 24, and the first parts 22 and the second parts 24 are alternatively arranged. The first parts 22 overlap the bit lines 120 completely, and the second parts 24 are disposed between the bit lines 120. Furthermore, the second parts 24 may include second-one parts 24a and second-two parts 24b, wherein the second-one parts 24a and the second-two parts 24b connect to the first parts 22 alternatively. In this embodiment, the second-one parts 24a and the second-two parts 24b extend along different directions to constitute the wave shapes of the rows of erase gates 20. Hence, the adjacent first parts 22 are also dislocated and are distributed right next to the adjacent floating gates of the rows of floating gates 30.
More precisely, the first parts 22 extend along a second direction D2, the second-one parts 24a extend along a third direction D3 and the second-two parts 24b extend along a fourth direction D4. In a preferred embodiment, the second direction D2 is orthogonal to the first direction D1, and the third direction D3 and the fourth direction D4 have common absolute values of slope for improving the layout and the macro size of the array of erasably programmable read only memory cells 100.
A method of forming said array of electrically erasable programmable read only memory (EEPROM) 100 is presented as follows.
Please refer to
As shown in
As shown in
As shown in
As shown in
To summarize, the present invention provides an array of electrically erasable programmable read only memory (EEPROM) and forming method thereof, which includes bit lines defined in a substrate, a row of erase gate having a wave shape disposed across the bit lines, a row of floating gates having staggered islands disposed parallel to the row of erase gate, and a row of word line having the wave shape disposed parallel to the row of erase gate and at a side of the row of floating gates opposite to the row of erase gate. By doing this, floating gates of the row of floating gates are dislocated and thus the spacings of the adjacent floating gates of the rows of floating gates increase. Hence, the cross talk capacitance is reduced, and there is no impact on the macro size of the array of erasably programmable read only memory cells.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
This application is a division of U.S. application Ser. No. 17/151,226, filed on Jan. 18, 2021. The content of the application is incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 17151226 | Jan 2021 | US |
Child | 18677836 | US |