Claims
- 1. A method of forming semiconductor transistors, comprising:
forming a gate electrode over but insulated from a semiconductor body region for each of first and second transistors; forming off-set spacers along side-walls of the gate electrode of each of the first and second transistors; after forming said off-set spacers, performing a DDD implant to form DDD source and DDD drain regions in the body region for the first transistor; after said DDD implant, forming main spacers adjacent the off-set spacers of at least the first transistor; performing a LDD implant to form LDD source and LDD drain regions for the second transistor; and after forming the main spacers, performing a source/drain (S/D) implant to form a highly doped region within each of the DDD drain and DDD source regions and each of the LDD drain and LDD source regions, the highly doped regions being of the same conductivity type as and having a doping concentration greater than the DDD and LDD regions.
- 2. The method of claim 1 wherein,
the extent of an overlap between the gate electrode of the first transistor and each of the DDD source and DDD drain regions is inversely dependent on a thickness of the off-set spacers, and a distance between an outer edge of each of the DDD source and DDD drain regions and an outer edge of the corresponding highly doped region within each of the DDD source and DDD drain regions is directly dependent on a thickness of the main spacers.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This is a Division of U.S. application Ser. No. 09/808,097, filed Mar. 13, 2001, which is a Division of U.S. application Ser. No. 09/797,863, filed Mar. 1, 2001, the disclosures of which are incorporated herein by reference.
Divisions (2)
|
Number |
Date |
Country |
Parent |
09808097 |
Mar 2001 |
US |
Child |
10861116 |
Jun 2004 |
US |
Parent |
09797863 |
Mar 2001 |
US |
Child |
09808097 |
Mar 2001 |
US |