Claims
- 1. A method for thinning at least a portion of a die of a flip-chip packaged integrated circuit to a predetermined thickness, comprising the acts of:mounting the packaged die on a support; measuring the thickness of the mounted die at a plurality of locations on the die; grinding a surface of the die to reduce at least a portion the die to a thickness greater than the predetermined thickness; polishing the ground surface of the die; measuring the thickness of the polished die at a plurality of locations; based on the measurement of the polished die, determining parameters for further grinding and polishing; performing further grinding and polishing according to the determined parameters; and repeating the acts of determining the parameters and performing further grinding and polishing until the predetermined thickness is reached.
- 2. The method of claim 1, further comprising the act of mounting the packaged die to a lapping puck prior to the act of mounting the packaged die on the support.
- 3. The method of claim 2, wherein the packaged die is mounted to the lapping puck using wax.
- 4. The method of claim 3, wherein the wax has a melting point of less than 45° C.
- 5. The method of claim 1, wherein media used in the act of grinding comprises two grades of particles.
- 6. The method of claim 1, wherein the act of measuring includes using an optical tool selected from a group consisting of a reflectance spectrometer, a confocal microscope, and an ellipsometer.
- 7. The method of claim 6, wherein the optical tool is a reflectance spectrometer, operating at wavelengths ranging from about 700 nm to about 1000 nm.
- 8. The method of claim 1, further comprising the act of:removing at least a portion of a lid from the die package prior to the act of mounting on the support.
- 9. The method of claim 1 further comprising the acts of:heating the die; and allowing the die to cool, prior to performing the further grinding and polishing.
- 10. The method of claim 9, wherein the die is heated to a temperature ranging from about 40 to about 60 degrees Celsius.
- 11. The method of claim 9, wherein the heating of the die is performed by placing the packaged die in heated wax.
- 12. An integrated circuit having a die thinned according to the method of claim 9.
- 13. The method of claim 1, wherein the predetermined thickness is less than about 10 microns.
- 14. An integrated circuit having a die thinned according to the method of claim 1.
- 15. The method of claim 1, further comprising dewarping the die.
CROSS REFERENCE TO RELATED APPLICATION
This application claims priority to U.S. provisional application No. 60/275,670, filed Mar. 13, 2001, inventors Chung Chen Tsao and John Valliant.
US Referenced Citations (7)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| WO 9100683 |
Jan 1991 |
WO |
Non-Patent Literature Citations (2)
| Entry |
| Moyra McNanus et al., “Picosecond Imaging Circuit Analysis of the IBM G6 Microprocessor Cache”, Proceeding from the 25th International Symposium for Testing and Failure Analysis, Nov. 14-18, 1999, Santa Clara, CA pp. 35-38. |
| Ann N. Campbell et al., “Die Backside FIB Preparation for Identification and Characterization of Metal Voids”, Proceeding from the 25th International Symposium for Testing and Failure Analysis, Nov. 14-18, 1999, Santa Clara, CA pp. 317-325. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/275670 |
Mar 2001 |
US |