This disclosure relates generally to semiconductor processing and more particularly to methods for guiding current in light-emitting diode (LED) devices.
During the fabrication of light-emitting diodes (LEDs), an epitaxial structure of an “LED stack” including layers of p-doped GaN and n-doped GaN, for example, may be formed.
In some cases, it may be desirable to control the amount of current through the n-electrode 117 to the substrate 101, for example, to limit power consumption and/or prevent damage to the device 102. Therefore, an electrically insulative layer 206 may be formed below the p-doped layer 110, in the reflective layer 202, to increase contact resistance below the n-electrode 117 and block current. The insulative layer 206 may be similar to the current-blocking layer described in Photonics Spectra, December 1991, pp. 64-66 by H. Kaplan. In U.S. Pat. No. 5,376,580, entitled “Wafer Bonding of Light Emitting Diode Layers,” Kish et al. teach etching a patterned semiconductor wafer to form a depression and bonding the wafer to a separate LED structure such that the depression creates a cavity in the combined structure. When the combined structure is forward biased by applying voltage, current will flow in the LED structure, but no current will flow through the cavity or to the region directly beneath the cavity since air is an electrical insulator. Thus, the air cavity acts as another type of current-blocking structure.
Unfortunately, these approaches to current guiding have a number of disadvantages. For example, the electrically insulative layer 206, the air cavity, and other conventional current-blocking structures may limit thermal conductivity, which may increase operating temperature and compromise device reliability and/or lifetime.
Furthermore, a conventional LED device, such as the device 102 of
Accordingly improved methods for guiding current through an LED device are needed.
Embodiments generally provide methods and devices for guiding current in semiconductor devices, such as light-emitting diodes (LEDs).
One embodiment provides an LED. The LED generally includes a substrate; an LED stack for emitting light disposed above the substrate, wherein the LED stack comprises a p-type semiconductor layer and an n-type semiconductor layer; an n-electrode disposed above the n-type semiconductor layer; and an electrically conductive material coupled between the substrate and the n-type semiconductor layer and forming a non-ohmic contact with the n-type semiconductor layer.
Another embodiment provides an LED. The LED generally includes a substrate; an LED stack for emitting light disposed above the substrate, wherein the LED stack comprises a p-type semiconductor layer and an n-type semiconductor layer; an n-electrode disposed above the n-type semiconductor layer; a protective device disposed above the n-type semiconductor; and an electrically conductive material coupled between the substrate and the protective device.
Yet another embodiment provides an LED. The LED generally includes a substrate; a p-electrode disposed above the substrate and having first and second contacts, wherein the first contact has a higher electrical resistance than the second contact; an LED stack for emitting light disposed above the p-electrode, wherein the LED stack comprises a p-type semiconductor layer coupled to the p-electrode and an n-type semiconductor layer; and an n-electrode disposed above the n-type semiconductor layer.
So that the manner in which the above recited features can be understood in detail, a more particular description of the invention, briefly summarized above, may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only typical embodiments and are therefore not to be considered limiting of its scope.
Embodiments generally provide methods for controlling current flow through a semiconductor device, such as a light-emitting diode (LED). The control may be via a current-guiding structure, a second current path, or a combination thereof.
Hereinafter, relative terms such as “above,” “below,” “adjacent,” “underneath,” are for convenience of description and are typically not intended to require a particular orientation.
Disposed adjacent to the p-type layer 110 may be a reflective layer 202 interjected by a barrier metal layer 208 forming low contact resistance areas 213 and a high contact resistance area 211, respectively. For some embodiments, the volume of the low contact resistance area 213 is larger than the high contact resistance area 211. Electrically conductive, but having a higher electrical resistance than the low contact resistance area 213, the high resistance contact area 211 may be formed utilizing a metallic material, as described below. The use and careful manipulation of areas with different levels of contact resistance may serve to direct the current to emit light from the active layer in desired areas, such as light emission mainly from the active layer in areas that are not disposed underneath the n-electrode 117 for enhanced light emission.
In this manner, the LED device of
One or more layers of a substrate 201 may be disposed adjacent to the p-electrode (composed of the reflective layer 202 and the barrier metal layer 208 in
The reflective layer 202 may comprise a single layer or multiple layers comprising any suitable material for reflecting light and having a relatively low electrical resistance compared to materials used to create the high contact resistance area(s) 211. For example, the reflective layer 202 may comprise material such as silver (Ag), gold (Au), aluminum (Al), Ag—Al, silver (Ag), gold (Au), aluminum (Al), Ag—Al, Mg/Ag, Mg/Ag/Ni/, Mg/Ag/Ni/Au, AgNi, Ni/Ag/Ni/Au, Ag/Ni/Au, Ag/Ti/Ni/Au, Ti/Al, Ni/Al, AuBe, AuGe, AuPd, AuPt, AuZn, or using an alloy containing Ag, Au, Al, nickel (Ni), chromium (Cr), magnesium (Mg), platinum (Pt), palladium (Pd), rhodium (Rh), or copper (Cu).
For some embodiments, the low contact resistance area(s) 213 may comprise an omni-directional reflective (ODR) system. An ODR may comprise a conductive transparent layer, composed of such materials as indium tin oxide (ITO) or indium zinc oxide (IZO), and a reflective layer. The ODR may be interjected by a current blocking structure or other suitable structure in an effort to direct the current. An exemplary ODR system is disclosed in commonly-owned U.S. patent application Ser. No. 11/682,780, entitled “Vertical Light-Emitting Diode Structure with Omni-Directional Reflector” and filed on Mar. 6, 2007, herein incorporated by reference in its entirety.
The n-electrode 117 (also known as a contact pad or n-pad) may be a single metal layer or multiple metal layers composed of any suitable material for electrical conductivity, such as Cr/Au, Cr/Al, Cr/Al, Cr/Pt/Au, Cr/Ni/Au, Cr/Al/Pt/Au, Cr/Al/Ni/Au, Ti/Al, Ti/Au, Ti/Al/Pt/Au, Ti/Al/Ni/Au, Al, Al/Pt/Au, Al/Pt/Al, Al/Ni/Au, Al/Ni/Al, Al/W/Al, Al/W/Au, Al/TaN/Al, Al/TaN/Au, Al/Mo/Au. The thickness of the n-electrode 117 may be about 0.1˜50 μm. The n-electrode 117 may be formed by deposition, sputtering, evaporation, electroplating, electroless plating, coating, and/or printing on the top surface 119 of the LED stack.
The barrier metal layer 208 may be a single layer or multiple layers comprising any suitable material for forming the high contact resistance area(s) 211. For example, the barrier metal layer 208 may comprise materials such as Ag, Au, Al, molybdenum (Mo), titanium (Ti), hafnium (Hf), germanium (Ge), Mg, zinc (Zn), Ni, Pt, tantalum (Ta), tungsten (W), W—Si, W/Au, Ni/Cu, Ta/Au, Ni/Au, Pt/Au, Ti/Au, Cr/Au, Ti/Al, Ni/Al, Cr/Al, AuGe, AuZn, Ti/Ni/Au, W—Si/Au, Cr/W/Au, Cr/Ni/Au, Cr/W—Si/Au, Cr/Pt/Au, Ti/Pt/Au, Ta/Pt/Au, indium tin oxide (ITO), and indium zinc oxide (IZO).
As illustrated in
The high and low contact resistance areas may be formed, for example, by depositing one or more layers serving as the reflective layer 202 by any suitable process, such as electrochemical deposition or electroless chemical deposition. Areas designated for high contact resistance areas 211 may be removed in the reflective layer 202 by any suitable process, such as wet etching or dry etching. Following removal of the designated areas, a barrier metal layer 208 may be formed in the voided spaces within the reflective layer 202. For some embodiments as illustrated in
For some embodiments, the LED stack top surface 119 may be patterned or roughened to increase light extraction when compared to LED stacks with a smooth top surface. The top surface 119 may be patterned or roughened using any suitable technique (e.g., wet or dry etching).
For some embodiments, the current-guiding structure described herein may be combined with a second current path as illustrated in
As illustrated, an electrically insulative layer 404 may separate the second conductive material 411 and at least a portion of the LED stack 104. The insulative layer 404 may comprise any suitable electrically insulative material, such as SiO2, Si3N4, TiO2, Al2O3, HfO2, Ta2O5, spin-on glass (SOG), MgO, polymer, polyimide, photoresistance, parylene, SU-8, and thermoplastic. For some embodiments, the protective layers 220 may serve as the insulative layer 404.
As described above, the substrate 201 may be a single layer or multiple layers comprising metal or metal alloys, such as Cu, Ni, Ag, Au, Al, Cu—Co, Ni—Co, Cu—W, Cu—Mo, Ge, Ni/Cu and Ni/Cu—Mo. The thickness of the substrate 201 may be about 10 to 400 μm.
As illustrated in
While the current-guiding structures described herein have advantages that apply to vertical light-emitting device (VLED) devices, those skilled in the art will recognize that such advantages generally apply to most semiconductor devices. Therefore, the structures described herein may be used to advantage to form low resistance contacts and/or transient suppressors for any type of semiconductor device having a p-n junction.
While the foregoing is directed to particular embodiments, other and further embodiments may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.
This application is a continuation of Ser. No. 13/401,446, filed Feb. 21, 2012, U.S. Pat. No. 8,546,818, which is a continuation-in-part of Ser. No. 13/161,254, filed Jun. 15, 2011, U.S. Pat. No. 8,148,733, which is a continuation of Ser. No. 12/823,866, filed Jun. 25, 2010, U.S. Pat. No. 8,003,994, which is a division of Ser. No. 12/136,547, filed Jun. 10, 2008, U.S. Pat. No. 7,759,670, which claims the benefit of provisional Ser. No. 60/943,533, all of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4249967 | Liu et al. | Feb 1981 | A |
4344984 | Kaplan et al. | Aug 1982 | A |
4620132 | Gordon et al. | Oct 1986 | A |
4751710 | Yamaguchi et al. | Jun 1988 | A |
4992771 | Caporali et al. | Feb 1991 | A |
5300791 | Chen et al. | Apr 1994 | A |
5376580 | Kish et al. | Dec 1994 | A |
5404373 | Cheng | Apr 1995 | A |
5459336 | Kato | Oct 1995 | A |
5502316 | Kish et al. | Mar 1996 | A |
5666376 | Cheng | Sep 1997 | A |
5714014 | Horikawa | Feb 1998 | A |
5789768 | Lee et al. | Aug 1998 | A |
5848086 | Lebby et al. | Dec 1998 | A |
5892787 | Tan et al. | Apr 1999 | A |
5943357 | Lebby et al. | Aug 1999 | A |
6998642 | Lin et al. | Feb 2006 | B2 |
7095765 | Liu et al. | Aug 2006 | B2 |
7199398 | Ono et al. | Apr 2007 | B2 |
7288797 | Deguchi et al. | Oct 2007 | B2 |
7301175 | Izuno et al. | Nov 2007 | B2 |
7514720 | Kim et al. | Apr 2009 | B2 |
7679097 | Akaishi | Mar 2010 | B2 |
7759670 | Liu et al. | Jul 2010 | B2 |
7829909 | Yoo | Nov 2010 | B2 |
7888670 | Han et al. | Feb 2011 | B2 |
7935974 | Kim et al. | May 2011 | B2 |
8003994 | Liu | Aug 2011 | B2 |
8148733 | Liu et al. | Apr 2012 | B2 |
8546818 | Liu et al. | Oct 2013 | B2 |
20030141506 | Sano et al. | Jul 2003 | A1 |
20040080022 | Ido et al. | Apr 2004 | A1 |
20040099870 | Ono et al. | May 2004 | A1 |
20050017254 | Lin et al. | Jan 2005 | A1 |
20060006402 | Hsieh et al. | Jan 2006 | A1 |
20060043384 | Cho et al. | Mar 2006 | A1 |
20060050755 | Suzuki et al. | Mar 2006 | A1 |
20060081857 | Hong et al. | Apr 2006 | A1 |
20060154393 | Doan et al. | Jul 2006 | A1 |
20060246617 | Lee et al. | Nov 2006 | A1 |
20060289894 | Murata et al. | Dec 2006 | A1 |
20070131958 | Hsu et al. | Jun 2007 | A1 |
20070166851 | Tran et al. | Jul 2007 | A1 |
20070181895 | Nagai | Aug 2007 | A1 |
20070210700 | Kato et al. | Sep 2007 | A1 |
20070212854 | Chu et al. | Sep 2007 | A1 |
20070221944 | Yoo | Sep 2007 | A1 |
20070278506 | Tran | Dec 2007 | A1 |
20080217634 | Liu et al. | Sep 2008 | A1 |
20080296609 | Nagahama et al. | Dec 2008 | A1 |
20100098127 | Higuchi et al. | Apr 2010 | A1 |
20100102322 | Matsumura et al. | Apr 2010 | A1 |
20100187431 | Friedman et al. | Jul 2010 | A1 |
20100197068 | Poon et al. | Aug 2010 | A1 |
20100201280 | McKenzie et al. | Aug 2010 | A1 |
20100207145 | Yoo | Aug 2010 | A1 |
20100258834 | Liu et al. | Oct 2010 | A1 |
20110101394 | Mckenzie et al. | May 2011 | A1 |
20120146083 | Liu et al. | Jun 2012 | A1 |
Entry |
---|
U.S. Appl. No. 13/401,446, Notice of Allowance dated Jul. 11, 2013, pp. 1-10. |
U.S. Appl. No. 13/401,446, Non-Final Office Action dated Jun. 19, 2013, pp. 1-6. |
U.S. Appl. No. 13/401,446, Non-Final Office Action dated Sep. 27, 2012, pp. 1-8. |
PCT International Search Report dated Sep. 29, 2008 in International Application No. PCT/US08/55539. |
Number | Date | Country | |
---|---|---|---|
20130334982 A1 | Dec 2013 | US |
Number | Date | Country | |
---|---|---|---|
60943533 | Jun 2007 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12136547 | Jun 2008 | US |
Child | 12823866 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13401446 | Feb 2012 | US |
Child | 13975410 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13161254 | Jun 2011 | US |
Child | 13401446 | US | |
Parent | 12823866 | Jun 2010 | US |
Child | 13161254 | US |