| Number | Name | Date | Kind |
|---|---|---|---|
| 4429281 | Ito et al. | Jan 1984 | |
| 4542485 | Iwahashi et al. | Sep 1985 | |
| 4612618 | Pryor et al. | Sep 1986 | |
| 4631686 | Ikawa et al. | Dec 1986 | |
| 4639557 | Butler et al. | Jan 1987 | |
| 4698760 | Lembach et al. | Oct 1987 | |
| 4743864 | Nakagawa et al. | May 1988 | |
| 4827428 | Dunlop et al. | May 1989 | |
| 4922432 | Kobayashi et al. | May 1990 | |
| 4961053 | Krug | Oct 1990 | |
| 5005136 | Van Berkel et al. | Apr 1991 | |
| 5119314 | Hotta et al. | Jun 1992 | |
| 5264743 | Nakagome et al. | Nov 1993 | |
| 5349542 | Brasen et al. | Sep 1994 | |
| 5383137 | Burch | Jan 1995 | |
| 5392221 | Donath et al. | Feb 1995 | |
| 5428560 | Leon et al. | Jun 1995 | |
| 5432328 | Yamaguchi | Jul 1995 |
| Entry |
|---|
| Designing in Power-down Test Circuits , Paul S. Levy, VLSI Technoloy Inc. IEEE Sep. 1991. |
| Ruehli et al., "Analytical Power/Timing Optimization Technique for Digital System", pp. 142-146. |
| Matson, "Optimization of Digital MOS VLSI Circuits", Chapel Hill Conference, 1985, pp. 109-115. |