Number | Name | Date | Kind |
---|---|---|---|
3603746 | Helck | Sep 1971 | A |
3843938 | Bergman | Oct 1974 | A |
4510429 | Squire | Apr 1985 | A |
4691121 | Theus | Sep 1987 | A |
4792932 | Bowhers et al. | Dec 1988 | A |
4795964 | Mahant-Shetti et al. | Jan 1989 | A |
4857868 | Robb | Aug 1989 | A |
4878209 | Bassett et al. | Oct 1989 | A |
4890270 | Griffith | Dec 1989 | A |
5048064 | Rutherford | Sep 1991 | A |
5083299 | Schwanke et al. | Jan 1992 | A |
5097208 | Chiang | Mar 1992 | A |
5181191 | Farwell | Jan 1993 | A |
RE34363 | Freeman | Aug 1993 | E |
5294559 | Malhi | Mar 1994 | A |
5351211 | Higeta et al. | Sep 1994 | A |
5422585 | Fan Chiangi et al. | Jun 1995 | A |
5581738 | Dombrowski | Dec 1996 | A |
5606567 | Agrawal et al. | Feb 1997 | A |
5625288 | Snyder et al. | Apr 1997 | A |
5642262 | Terrill et al. | Jun 1997 | A |
5751163 | Tang et al. | May 1998 | A |
5818250 | Yeung et al. | Oct 1998 | A |
5845233 | Fishburn | Dec 1998 | A |
5920201 | Mehrotra et al. | Jul 1999 | A |
5923676 | Sunter et al. | Jul 1999 | A |
5929684 | Daniel | Jul 1999 | A |
5966021 | Eliashberg et al. | Oct 1999 | A |
5973976 | Sato | Oct 1999 | A |
6057691 | Kobayashi | May 2000 | A |
6160411 | Eliashberg et al. | Dec 2000 | A |
6316958 | Jenkins, IV | Nov 2001 | B1 |
6353332 | Brelet | Mar 2002 | B1 |
6433569 | Eliashberg et al. | Aug 2002 | B1 |
6437597 | Chan | Aug 2002 | B1 |
6437713 | Lesea | Aug 2002 | B1 |
6452459 | Chan et al. | Sep 2002 | B1 |
6466049 | Diba et al. | Oct 2002 | B1 |
Entry |
---|
“The Programmable Logic Data Book”, 1998, available from Xilinx, Inc. 2100 Logic Drive, San Jose, CA 95124, pp. 4-5 to 4-40. |
Application Note from Xilinx, Inc., “Efficient Shift Registers, LFSR Counters, and Long Pseudo-Random Sequence Generators” by Peter Alfke, Jul. 7, 1996. |
“Signal Delay in RC Tree Networks” IEEE Transactions on Computer-Aided Design, vol. CAD-2, No. 3, Jul. 1983, pp. 202-211. |