Claims
- 1. A method for improving alignment target visibility on a semiconductor wafer comprising the steps of:
- (A) providing the semiconductor wafer, the semiconductor wafer including at least one metallic alignment target having a reflectivity greater than a reflectivity of an adjacent material to the at least one metallic alignment target; and
- (B) increasing a difference between the reflectivity of the at least one metallic alignment target and the reflectivity of the adjacent material by modifying at least a portion of the semiconductor wafer overlying the at least one metallic alignment target.
- 2. The method of claim 1 wherein:
- the semiconductor wafer comprises a titanium nitride layer overlying the at least one metallic alignment target; and
- the step of increasing a difference between the reflectivity of the at least one metallic alignment target and the reflectivity of the adjacent material comprises the step of removing at least a portion of the titanium nitride layer overlying the at least one metallic alignment target.
- 3. The method of claim 1 wherein the step of increasing a difference between the reflectivity of the at least one metallic alignment target and the reflectivity of the adjacent material comprises coating at least the portion of the semiconductor wafer overlying the at least one metallic alignment target with a quarter-wave interference film.
- 4. The method of claim 3 wherein the quarter-wave interference film comprises a reflective silicon nitride layer atop the at least one metallic alignment target.
- 5. The method of claim 4 wherein the coating step is performed by plasma enhanced chemical vapor deposition (PECVD).
- 6. The method of claim 3 further comprising the step of generating an oxide layer atop the at least one metallic alignment target before the coating step, wherein the quarter-wave interference film comprises an anti-reflective layer deposited atop the oxide layer.
- 7. The method of claim 6 wherein the anti-reflective layer comprises a composite film of alternating layers of silicon nitride and oxide.
- 8. The method of claim 6 wherein the anti-reflective layer comprises a fluorinated poly(arylether).
- 9. The method of claim 6 wherein the anti-reflective layer comprises a perfluorocyclobutane aromatic ether polymer.
- 10. A method for improving the visibility of at least one alignment target on a semiconductor wafer comprising the steps of:
- (A) providing the semiconductor wafer, the semiconductor wafer including:
- the at least one alignment target being formed of metal, wherein the at least one alignment target has a reflectivity that is different from the reflectivity of material adjacent the at least one alignment target; and
- a titanium nitride layer overlying the alignment target;
- (B) removing at least a portion of the titanium nitride layer overlying the alignment target to enhance the contrast between the at least one alignment target and the adjacent material by increasing the difference between the reflectivity of the at least one alignment target and the adjacent material.
RELATED APPLICATION
This application is a divisional of the earlier patent application by Bruce et al. entitled "METHOD FOR IMPROVING VISIBILITY OF ALIGNMENT TARGETS IN SEMICONDUCTOR PROCESSING", Ser. No. 08/772,709, filed Dec. 23, 1996, now U.S. Pat. No. 5,760,483 which application is incorporated herein by reference.
US Referenced Citations (18)
Divisions (1)
|
Number |
Date |
Country |
Parent |
772709 |
Dec 1996 |
|