The present invention relates to the field of photonics and more particularly to a method for in-line optical testing.
In integrated photonics fabrication, optical waveguide layers are typically formed in initial stages of fabrication and are subsequently covered with dielectric cladding and metal layers. Efficient testing of buried optical circuits at wafer level is key to enabling volume production and actual deployment. It is therefore desirable to provide a method for in-line optical testing.
Accordingly, in a first aspect, the present invention provides a method for in-line optical testing including providing a substrate, forming an optical device on the substrate, and forming a test circuit on the substrate, the test circuit being optically coupled to the optical device. An optical test is performed on the optical device with the test circuit. The test circuit is then removed.
Other aspects and advantages of the invention will become apparent from the following detailed description, taken in conjunction with the accompanying drawings, illustrating by way of example the principles of the invention.
Embodiments of the invention will now be described, by way of example only, with reference to the accompanying drawings, in which:
The detailed description set forth below in connection with the appended drawings is intended as a description of presently preferred embodiments of the invention, and is not intended to represent the only forms in which the present invention may be practiced. It is to be understood that the same or equivalent functions may be accomplished by different embodiments that are intended to be encompassed within the scope of the invention.
A method for in-line optical testing will now be described below with reference to
Referring now to
Referring now to
In the present embodiment, the optical device or DUT 16 is formed in the crystal-Si device layer 14 shown in
The cladding layer 18 may be formed of silicon dioxide (SiO2).
In the embodiment shown, the test circuit 20 is at least partially formed on a waveguide layer 22. The waveguide layer 22 may be formed of silicon (Si) and/or silicon nitride (Si3N4). In the present embodiment, the test circuit 20 is fabricated on a different waveguide layer above a waveguide layer of the DUT 16. In one or more alternative embodiments, the test circuit 20 may be fabricated on a different waveguide layer below a waveguide layer of the DUT 16 or on the same waveguide layer as the DUT 16.
Referring now to
The test circuit 20 may be formed via one or more of film deposition, photo-lithography patterning and etching.
Referring again to
Referring now to
Although not shown in the present embodiment, additional device layers may be built thereon after removal of the test circuit 22.
In the manner described above, reconfigurable in-line testing with a test circuit formed on a different waveguide layer than the DUT 16 is thus achieved.
Another method for in-line optical testing will now be described below with reference to
Referring now to
In the embodiment shown, the test circuit 58 is formed on the same waveguide or optical layer 54 as the DUT 56 in a designated area of the substrate 50. In the present embodiment, the optical device 56 and the test circuit 58 may be simultaneously formed. Advantageously, this minimises or reduces the need for extra processing steps. The DUT 56 and the test circuit 58 may be simultaneously formed in and/or on the crystal-Si device layer 54 of the substrate 50 by a two-step silicon (Si) etch process.
Different test circuits may be employed depending on the design of the optical device or DUT 56. The different test circuits may employ, for example, an edge coupler, such as a nano-taper coupler or a suspended coupler, or a directional coupler (DC), depending on the design of the DUT 56.
Referring now to
Referring again to
Referring now to
Referring now to
Although not shown in the present embodiment, additional device layers may be built thereon after deposition of the cladding layer 66.
In the manner described above, reconfigurable in-line testing with a test circuit formed on the same optical layer as the DUT 56 is thus achieved.
Referring now to
Yet another method for in-line optical testing will now be described below with reference to
Referring now to
The test circuit 154 in the present embodiment is designed to be reconfigurable by a subsequent fabrication process step. In the present embodiment, the test circuit 154 includes a directional coupler with a different coupling coefficient under different clad conditions that is optically coupled to the optical device. Such a coupler may have a maximum optical coupling coefficient to the DUT in air cladding for in-line testing. The directional coupler may be connected to a grating coupler via a bus waveguide and may be an asymmetrical direction coupler. The asymmetrical direction coupler may have a different width to the DUT as shown in
Referring now to
In the manner described above, reconfigurable in-line testing with a reconfigurable test circuit 154 is thus achieved.
As is evident from the foregoing discussion, the present invention provides a method for reconfigurable in-line optical testing of photonic integrated circuits and devices on a semiconductor wafer, after which the in-line optical testing circuits may be removed or reconfigured. Advantageously, in-line optical testing of photonic integrated circuits and devices on a semiconductor wafer provides for economics of scale in volume scale-ups. Further advantageously, this also allows optical devices to be tested as soon as possible after formation during the fabrication process and this facilitates early failure detection for repair or scratch.
While preferred embodiments of the invention have been illustrated and described, it will be clear that the invention is not limited to the described embodiments only. Numerous modifications, changes, variations, substitutions and equivalents will be apparent to those skilled in the art without departing from the scope of the invention as described in the claims.
Further, unless the context clearly requires otherwise, throughout the description and the claims, the words “comprise”, “comprising” and the like are to be construed in an inclusive as opposed to an exclusive or exhaustive sense; that is to say, in the sense of “including, but not limited to”.
Number | Name | Date | Kind |
---|---|---|---|
3542536 | Sahineller | Nov 1970 | A |
4750799 | Kawachi | Jun 1988 | A |
5131060 | Sakata | Jul 1992 | A |
5138676 | Stowe | Aug 1992 | A |
5444730 | Mizutani | Aug 1995 | A |
5825047 | Ajisawa | Oct 1998 | A |
5963358 | Shields | Oct 1999 | A |
6072925 | Sakata | Jun 2000 | A |
6115518 | Clapp | Sep 2000 | A |
6363097 | Linke | Mar 2002 | B1 |
6385376 | Bowers | May 2002 | B1 |
6516117 | Fujimaki | Feb 2003 | B1 |
6542685 | Yoneda | Apr 2003 | B1 |
6567573 | Domash | May 2003 | B1 |
6580862 | Kominato | Jun 2003 | B2 |
6681067 | Kersey | Jan 2004 | B1 |
6771857 | Domash | Aug 2004 | B1 |
6816648 | Goldstein | Nov 2004 | B2 |
9765178 | Duerksen | Sep 2017 | B2 |
9817297 | Melikyan | Nov 2017 | B1 |
10141709 | Ishaaya | Nov 2018 | B2 |
20020176463 | Bullington | Nov 2002 | A1 |
20030013304 | Deliwala | Jan 2003 | A1 |
20030022456 | Callaway, Jr. | Jan 2003 | A1 |
20030034538 | Brophy | Feb 2003 | A1 |
20030068130 | Gao | Apr 2003 | A1 |
20030118271 | Fujimaki | Jun 2003 | A1 |
20050047705 | Domash | Mar 2005 | A1 |
20050128592 | Nishii | Jun 2005 | A1 |
20050201683 | Ghiron | Sep 2005 | A1 |
20050254752 | Domash | Nov 2005 | A1 |
20060029348 | Kempen | Feb 2006 | A1 |
20060078254 | Djordjev | Apr 2006 | A1 |
20060126992 | Hashimoto | Jun 2006 | A1 |
20090065682 | Webster | Mar 2009 | A1 |
20090123114 | Webster | May 2009 | A1 |
20090181635 | Yamada | Jul 2009 | A1 |
20090274328 | Gebhardt | Nov 2009 | A1 |
20090297093 | Webster | Dec 2009 | A1 |
20100065862 | Ray | Mar 2010 | A1 |
20100099100 | Zaccarin | Apr 2010 | A1 |
20100304521 | Seutter | Dec 2010 | A1 |
20110235962 | Shubin | Sep 2011 | A1 |
20110274393 | Reed et al. | Nov 2011 | A1 |
20140092385 | Nitkowski | Apr 2014 | A1 |
20150293303 | Pan | Oct 2015 | A1 |
20150355377 | Miller | Dec 2015 | A1 |
20170123160 | Kato | May 2017 | A1 |
20180164505 | Lin | Jun 2018 | A1 |
20190204504 | Chiles | Jul 2019 | A1 |
20190253775 | Seok | Aug 2019 | A1 |
20200049884 | Nader | Feb 2020 | A1 |
Entry |
---|
Topley, et al.; Locally Erasable Couplers for Optical Device Testing in Silicon on Insulator; Journal of Lightwave Technology; vol. 32, No. 12, Jun. 15, 2014; pp. 2248-2253. |
Number | Date | Country | |
---|---|---|---|
20190162628 A1 | May 2019 | US |
Number | Date | Country | |
---|---|---|---|
62592423 | Nov 2017 | US |