G. A. Sai-Halasz et al., "Design and Experimental Technology for 0.1-um Gate-Length Low-Temperature Operation FET's", IEEE Electr. Device Lett. vol. EDL-8, (1987) 463-466. |
R. H. Yan, et al., "Scaling the Si metal-oxide-semiconductor field-effect transistor into the 0.1-um regime using vertical doping engineering", Appl. Phys. Lett. 59, (1991) 3315-3317. |
T. I. Kamins, "Oxidation of Phosphorus-Doped Low Pressure and Atmospheric Pressure CVD Polycrystalline-Silicon Films", J. Electrochem. Soc. 126 (1979) 838-844. |
A. C. Adams and C. D. Capio, "The Deposition of Silicon Dioxide Films at Reduced Pressure", J. Electrochem. Soc. 126, (1979) 1042-1046. |
T. Hori et al., "Gate-Capacitance Characteristics of Deep-Submicron LATID (Large-Angle-Tilt Implanted Drain) MOSFET's", Int. Elect. Dev. Meeting Tech. Digest, IEEE (1991) 375-378. |
P. J. Tsang et al., "Fabrication of High-Performance LDDFET's with Oxide Sidewall-Spacer Technology", IEEE Trans. on Elect. Dev. ED-29 (1982) 590-596. |