Claims
- 1. A method of manufacturing a nonvolatile memory device, comprising the steps of:
- forming a ferroelectric gate insulating film on a semiconductor substrate;
- forming a gate electrode on said ferroelectric gate insulating film;
- forming first and second impurity regions in said semiconductor substrate with said gate electrode interposed therebetween to define a region between the first and second impurity regions as a channel region; and
- forming conductive barrier material in contact with the first impurity region so as to make a Schottky diode.
- 2. A method of manufacturing a nonvolatile memory device according to claim 1, wherein between said step of forming the first and second impurity regions and said step of making the Schottky diode, the method further comprises the steps of:
- forming a first layer insulating film covering surfaces of said gate electrode and said semiconductor substrate; and
- etching said first layer insulating film to form a first contact hole in such a manner that said first impurity region is exposed;
- wherein said conductive barrier material extends into said contact hole.
- 3. A method of manufacturing a nonvolatile memory device according to claim 2, wherein after said step of making the Schottky diode, the method further comprises the step of forming a first wiring layer on said conductive barrier material.
- 4. A method of manufacturing a nonvolatile memory device according to claim 3, wherein after said step of forming said first wiring layer, the method further comprises the steps of:
- forming a second layer insulating film covering said first wiring layer and said first layer insulating film;
- etching the second layer insulating film to form a second contact hole in such a manner that the impurity region is exposed; and
- forming a second wiring layer in contact with the second impurity region through the second contact hole.
- 5. A method of manufacturing a nonvolatile memory device according to claim 3, wherein said first wiring layer is formed of the same substance as said conductive barrier material, and said first wiring layer is formed simultaneously with the formation of said conductive barrier material.
- 6. A method of manufacturing a nonvolatile memory device according to claim 1, wherein said step of making said Schottky diode includes the step of annealing said conductive barrier material at a temperature lower than that which makes an ohmic contact between said conductive barrier material and said first impurity region so that said conductive barrier material comes in Schottky contact with said first impurity region.
- 7. A method of manufacturing a nonvolatile memory device according to claim 1, wherein said conductive material is a barrier metal having a high fusing point.
- 8. A method of manufacturing a nonvolatile memory device according to claim 7, wherein the fusing point of the barrier metal is at least about 1660.degree. C.
- 9. A method of manufacturing a nonvolatile memory device according to claim 1, wherein the conductive barrier material comprises a substance selected from the group consisting of Pt, Ru, Ti, Ir, and IrO.sub.2.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-65245 |
Mar 1992 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of U.S. application Ser. No. 08/291,827, filed Aug. 17, 1994 now abandoned, which is a division of U.S. application Ser. No. 08/034,699, filed Mar. 19, 1993, now U.S. Pat. No. 5,361,225. The disclosures of these earlier applications are incorporated herein by reference.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2-263386 |
Oct 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Nikkei Microdevices, Jan. 1992, p. 84. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
34699 |
Mar 1993 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
291827 |
Aug 1994 |
|