Claims
- 1. Method of making a semiconductor device comprising the steps of
- (a) forming a silicon layer on a buried oxide layer, said buried oxide layer being formed on a semiconductor substrate,
- (b) forming a lateral linear doping region in said silicon layer,
- (c) simultaneously thinning said lateral linear doping region to a reduced thickness, and growing a top oxide layer over the thinned lateral linear doping region, and
- (d) forming a gate region at a side of said top oxide layer, said gate region being a gate electrode and a field plate extending laterally from said gate electrode over a substantial portion of said top oxide layer, the lateral extent of said field plate overlying said thinned lateral linear doping region.
- 2. A method according to claim 1, wherein said lateral linear doping region is thinned to a thickness ranging from about 1000 to about 2000 angstroms.
- 3. A method according to claim 1, wherein said buried oxide layer and said top oxide layer are each formed with a thickness of about 1 to 1.5 microns.
- 4. A method according to claim 1, wherein said silicon layer in step (a) is formed to thickness of about 0.75 to 1.25 microns.
- 5. A method according to claim 1, wherein said step (d) is carried out by forming said gate electrode and said field plate to the same thickness.
Parent Case Info
The present invention is a continuation-in-part of previous U.S. patent application Ser. No. 07/650,391, filed Feb. 1, 1991. The present inventor is a co-inventor of the previous application.
US Referenced Citations (3)
Foreign Referenced Citations (2)
Number |
Date |
Country |
1-158775 |
Jun 1989 |
JPX |
2-84718 |
Mar 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Ratnam, "Novel Silicon-on-Insulator MOSFET for High Voltage Integrated Circuits", Electronics Letters, 13th Apr. 1989, vol. 25, No. 8, pp. 536-537. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
650391 |
Feb 1991 |
|