Claims
- 1. A method of fabricating a bipolar transistor, comprising the steps of:
- a. providing a material structure comprising:
- a substrate;
- an emitter contact layer over said substrate;
- an emitter layer over said emitter contact layer;
- a base layer over said emitter layer;
- a collector layer over said base layer;
- b. removing a portion of said collector, base, and emitter layers to expose an edge of said emitter layer; and
- c. removing said emitter layer from between said base and emitter contact layer to form an undercut region beneath an edge of said base layer.
- 2. A method of claim 1, wherein said emitter layer is composed of AlGaAs and GaAs.
- 3. The method of claim 1, further comprising the step of forming a base contact on a portion of said base layer lying over said undercut region.
- 4. The method of claim 1, further comprising the step of forming said base and emitter contact layers of a first material and said emitter layer of a second material.
- 5. The method of claim 4, wherein said first material is GaAs and said second material is AlGaAs.
- 6. The method of claim 1, wherein said base layer, said collector layer, and said emitter layer are composed of silicon, and wherein said method includes the further step of doping said base and emitter contact layers a first conductivity, type and said emitter layer a second conductivity type.
- 7. A method of fabricating a bipolar transistor, comprising the steps of:
- a. providing a material structure comprising:
- a substrate;
- an emitter contact layer over said substrate;
- an emitter layer over said emitter contact layer;
- a base layer over said emitter layer;
- a collector layer over said base layer;
- b. forming a collector mesa by removing an upper portion of said collector layer;
- c. doping a lower portion of said collector layer lying over said base layer;
- d. removing portions of said lower portion, said base layer, and said emitter layers to expose an edge of said emitter layer;
- e. removing said emitter layer from between said base and emitter contact layers to form an undercut region beneath an edge of said base layer.
- 8. The method of claim 7, wherein said step of doping said lower portion of said collector layer includes doping said lower portion to be the same conductivity type as said base layer.
- 9. The method of claim 8, further comprising the step of forming a base contact on said lower portion of said collector layer.
- 10. The method of claim 7, further comprising the step of forming said base and emitter contact layers of a first material and said emitter layer of a second material.
- 11. The device of claim 7, wherein said base layer, said emitter layer, and said collector layer are composed of silicon, and said method includes the further step of doping said base and emitter contact layers a first conductivity type and said emitter layer a second conductivity type.
Parent Case Info
This application is a continuation, of application Ser. No. 07/969,605, filed Oct. 30, 1992 now abandoned.
US Referenced Citations (13)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0049661 |
Mar 1987 |
JPX |
0102257 |
May 1988 |
JPX |
1265559 |
Oct 1989 |
JPX |
3108339 |
May 1991 |
JPX |
3291942 |
Dec 1991 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Analysis of the Emitter-Down Configuration of Double-Heterojunction Bipolar Transistor, Q. M. Zhang, et al. IEEE Transactions on Electron Devices, vol. 39, No. 10, Oct. 1992, pp. 2220-2228. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
969605 |
Oct 1992 |
|