Claims
- 1. A bipolar junction transistor structure integratable with a CMOS structure comprised of:a substrate having first and second device areas surrounded by trench isolation regions; first wells of an N type dopant for transistor collector contacts in said first device areas; second wells of a P type dopant in said second device areas adjacent to said first device, areas for transistor base regions; third wells of said N type dopant under said first and second wells and under said trench isolation regions for transistor subcollectors; gate electrode masking elements over said transistor base regions isolating transistor base contact regions from transistor emitter regions, while concurrently providing CMOS FET gate electrodes elsewhere on said substrate; first lightly doped drains of said N type dopant for said CMOS FETs and in said transistor emitter regions; second lightly doped drains of said P type dopant for said CMOS FETs and in said transistor base contact regions; sidewall spacers on said gate electrodes and on said gate electrode masking elements; source/drain areas of said N type dopant for said CMOS FETs, and concurrently providing emitters in said transistor emitter regions over and within said transistor base regions; source/drain areas of said P type dopant for said CMOS FETs, and concurrently providing ohmic base contacts in said base contact regions, said emitters separated from said base contact regions by said gate electrode masking elements.
- 2. The structure of claim 1, wherein said substrate is a single-crystal silicon substrate.
- 3. The structure of claim 1, wherein said N type dopant is arsenic, and said P type dopant is boron.
- 4. The structure of claim 1, wherein said wells for said subcollectors have a final dopant concentration of between about 5.0 E 17 and 1.0 E 19 atoms/cm3.
- 5. The structure of claim 1, wherein said base regions have a depth of between about 2000 and 10000 Angstroms from surface of said substrate.
- 6. The structure of claim 1, wherein said gate electrodes for said FETs and said gate electrode masking elements are formed from a patterned polysilicon layer and have a thickness of between about 1500 and 2800 Angstroms, and said patterned polysilicon layer has insulating sidewall spacers.
Parent Case Info
This a division of patent application Ser. No. 10/246,228, filing date Sep. 18, 2002, now U.S. Pat. No. 6,630,377, Method For Making High-Gain Vertical Bipolar Junction Transistor Structures Compatible With Cmos Process, assigned to the same assignee as the present invention.
US Referenced Citations (7)