Claims
- 1. A method for forming a thin film transistor, comprising the steps of:
- a) providing a substrate;
- b) patterning a gate electrode on the substrate;
- c) forming an insulating layer on the substrate including the gate electrode;
- d) selectively depositing a semiconductor layer on the insulating layer over the gate electrode by heating the substrate with a lamp; and
- e) patterning a source electrode and a drain electrode on the insulating layer to contact the semiconductor layer.
- 2. A method as claimed in claim 1, wherein step d) is conducted using APCVD.
- 3. A method as claimed in claim 1, wherein the semiconductor layer formed on the surface of the insulating layer over the gate electrode is thicker than the semiconductor layer formed on the other surface of the insulating layer.
- 4. A method as claimed in claim 3, wherein the semiconductor layer formed on the surface of the insulating layer over the gate electrode is ten times thicker than the semiconductor layer formed on the other surface of the insulating layer.
- 5. A method as claimed in claim 1, wherein the lamp is a tungsten-halogen lamp.
- 6. A method as claimed in claim 1, wherein the lamp is an infrared lamp.
- 7. A method as claimed in claim 1, wherein step d) includes exposure of the substrate to the lamp from the backside of the substrate.
Parent Case Info
This application is a division of U.S. Ser. No. 08/375,643, field Jan. 20, 1995, now U.S. Pat. No. 5,686,320.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
60-24126 |
Nov 1985 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
375643 |
Jan 1995 |
|