This application concerns a method for manufacturing a MOS-Field Effect Transistor (FET).
Power metal oxide semiconductor field-effect transistors (MOSFET) are generally used to handle high power levels in comparison to small signal transistors in integrated circuits and therefore comprise different characteristics and different steps in a manufacturing process. Such power transistors can be formed laterally or vertically within a semiconductor chip. In particular lateral Power MOSFETs can be integrated into existing modules thus enhancing such devices. As shown in
To improve the breakdown voltage between source and drain, such a transistor is usually formed with a lightly doped drain (LDD) which requires a low concentration impurity layer between the source and drain. LDD MOSFETs provide an advantage because the low concentration impurity layer moderates an electrical field in the vicinity of the gate. Thus, a reduction of the breakdown voltage between source and drain, a reduction of the threshold voltage and the generation of hot carriers can be prevented. Normally such a transistor is formed in a self aligned manner using ion implantation of an impurity 395 into the epitaxial layer by using the gate 380 as a mask.
When integrating a Power transistor within an existing technology, for example, into a module, such an integration brings many challenges with it. For example, the existing technology may be a spacer process technology. For cost reasons it makes sense to reuse as much of the existing modules as possible. That means typically that the Gate electrode formed by the standard spacer process technology would be the same for the Power transistor, and the heavy source drain implants would also be the same. Because of the spacer and the existing thermal budget, the heavy source drain would not reach the side of the gate electrode, causing an electrical disconnect between the transistor channel and the source of the device.
In such a spacer process technology, spacers 390 are formed on the side of the gate 380. The spacers are used after the low impurity layer 395 is formed to form a self-aligned highly doped source 360 using the spacer 390 as a mask.
If the Power transistor is to be integrated into an integrated module having a variety of integrated circuit structures as mentioned above, the above mentioned heavy drive for implanting the P-base regions may not be available because it has an impact on the overall thermal budget in a manufacturing process. These budgets are often at their limit and do not allow for additional thermal energy without having an impact on the functionality of the integrated components. Thus, changing an existing thermal budget is often not an available option. A lower doping of the source 360 may however lead to a cut off of the source from the channel. Therefore a need exists for a manufacturing process that allows to combine power transistors using a spacer technology with existing integrated structures in a manufacturing process without changing the thermal budget or without exceeding the thermal budget.
According to an embodiment, a method for manufacturing a Power Metal-Oxide-Semiconductor Field-Effect-Transistor (MOSFET) may comprise: implanting a base region of said Power MOSFET within an epitaxial layer of a semiconductor chip comprising an insulated gate structure, implanting a source link region on one side of the gate through a first mask, wherein the first mask is partially formed by an edge of the gate, said source link extending from a surface into the epitaxial layer and having a width defined by said first window, subsequently forming a spacer extending from the edge of said gate which defines said first window and forming a second mask which is partially formed by said spacer, and implanting a source region through said second mask.
According to a further embodiment, the first and second mask can be dimensioned such that the source link extends from about the edge of the gate to the edge of the source region. According to a further embodiment, the first and second mask can be dimensioned such that the source link extends from about the edge of the gate into the source region. According to a further embodiment, the variables of the implanting of the source link can be dimensioned to define a breakdown voltage of said Power MOSFET. According to a further embodiment, the variables of the implanting of the source link can be dimensioned to define an on-resistance of said Power MOSFET. According to a further embodiment, the MOSFET can be formed within a single manufacturing process for forming a plurality of integrated devices and said MOSFET in the semiconductor chip. According to a further embodiment, the plurality of devices may form a microcontroller controlling said MOSFET. According to a further embodiment, the plurality of devices may form a pulse width modulator controlling said MOSFET. According to a further embodiment, at least two MOSFETs can be formed during said manufacturing process and a drain of a first MOSFET is connected to a source of a second MOSFET. According to a further embodiment, a plurality of MOSFETs can be formed during said manufacturing process and said plurality of MOSFETs are interconnected to form an H-bridge. According to a further embodiment, the base MOSFET can be formed within an area defined by surrounding field oxide. According to a further embodiment, the method may further comprise the step of forming a buried layer prior to the implanting step. According to a further embodiment, the method may further comprise the step of forming a drain region on the other side of the gate extending from a top surface into the epitaxial layer. According to a further embodiment, the method may further comprise the step of forming a plurality of transistor cells within said epitaxial layer and forming metal layers to interconnect said gates, drain and source regions of said plurality of transistor cells.
According to another embodiment, a Power Metal-Oxide-Semiconductor Field-Effect-Transistor (MOSFET) may comprise: a base region of said Power MOSFET implanted within an epitaxial layer of a semiconductor chip comprising an insulated gate structure, a source link region implanted on one side of the gate through a first mask, wherein the first mask is partially formed by an edge of the gate, said source link extending from a surface into the epitaxial layer and having a width defined by said first window, a spacer extending from the edge of said gate which defines said first window and forming a second mask which is partially formed by said spacer, and a source region implanted through said second mask.
According to a further embodiment, the first and second mask can be dimensioned such that the source link extends from about the edge of the gate to the edge of the source region. According to a further embodiment, the first and second mask can be dimensioned such that the source link extends from about the edge of the gate into the source region. According to a further embodiment, the variables of the implanting of the source link can be dimensioned to define a breakdown voltage of said Power MOSFET. According to a further embodiment, the variables of the implanting of the source link can be dimensioned to define an on-resistance of said Power MOSFET. According to a further embodiment, the MOSFET can be formed within a single manufacturing process for forming a plurality of integrated devices and said MOSFET in the semiconductor chip. According to a further embodiment, the plurality of devices may form a microcontroller controlling said MOSFET. According to a further embodiment, the plurality of devices may form a pulse width modulator controlling said MOSFET. According to a further embodiment, at least two MOSFETs can be formed during said manufacturing process and a drain of a first MOSFET is connected to a source of a second MOSFET. According to a further embodiment, a plurality of MOSFETs can be formed during said manufacturing process and said plurality of MOSFETs are interconnected to form an H-bridge. According to a further embodiment, the base MOSFET can be formed within an area defined by surrounding field oxide. According to a further embodiment, the Power Metal-Oxide-Semiconductor Field-Effect-Transistor may further comprise a buried layer. According to a further embodiment, the Power Metal-Oxide-Semiconductor Field-Effect-Transistor may further comprise a drain region on the other side of the gate extending from a top surface into the epitaxial layer. According to a further embodiment, the Power Metal-Oxide-Semiconductor Field-Effect-Transistor may further comprise a plurality of transistor cells within said epitaxial layer and metal layers to interconnect said gates, drain and source regions of said plurality of transistor cells.
According to various embodiments, a DMOS source implant which is implemented before the spacer is put down can be used to overcome the above mentioned issues. Also, it is known that the doping level of the DMOS source implant can adversely affect the performance of the device. If the doping is too high (basically at the level of the existing heavy source/drain implant), it will cause a shortening of the channel and a reduction in the operating voltage of the transistor. If the doping is too low (basically at a level of the existing LDD in the original process), it would affect the on Resistance of the transistor. This implant must therefore be optimized. According to further embodiments, the existing heavy doping is used only around the contact regions of the device. The DMOS implant basically forms the Source implant for the device.
Using ion-implantation, as shown in
In particular, the source link 162 can be formed by ion-implantation, for example an E14 cm-2 type implant. According to various embodiments, the exact dose and energy would have to be optimized for the specific device specification for Rdson and breakdown. For example, a 5E14 cm-2 Arsenic implant at 80 KeV can be used. Depending on the manufacturing technology, of course other values may apply.
Furthermore, the source link 162 can be dimensioned to optimize the device break down voltage and/or the replacement of the baseline N+ source drain implants which would be necessary. For example, such implants could now be replaced by lighter implants to form the source/drain regions of the power device. Thus, no changes to the baseline flow with respect to the thermal impact are needed.
Adding an implant after the spacer 230 would require the use of a higher dose and, thus additional thermal cycle to get the dopants underneath the spacer which again would change the baseline device. Thus, source link implantation before the formation of the spacer according to various embodiments ensures that the entire process complies with the thermal requirements for the entire device.
The embodiments in
Furthermore, the exemplary embodiment shows a P-channel device with appropriate dopings of the different regions. A person skilled in the art will appreciate that the embodiments of the present application are not restricted to P-channel devices but can be also applied to N-Channel devices.
This application claims the benefit of U.S. Provisional Application No. 61/415,110 filed on Nov. 19, 2010, entitled “LOW SOURCE RESISTANCE CHANNEL LINK FOR DMOS INTEGRATED IN A SPACER TECHNOLOGY”, which is incorporated herein in its entirety.
Number | Date | Country | |
---|---|---|---|
61415110 | Nov 2010 | US |