Claims
- 1. A method of manufacturing a semiconductor device having a first transistor and a second transistor, the method comprising the steps of:
- forming a plurality of source and drain regions having a first conductivity type and substantially in parallel to each other on a surface of a semiconductor substrate, the semiconductor substrate having a second conductivity type that is opposite of the first conductivity type;
- forming a first channel region between a first pair of the plurality of source and drain regions and a second channel region between one of the first pair and a second pair of the plurality of source and drain regions;
- forming a gate insulating film on the semiconductor substrate;
- forming on the gate insulating film a plurality of gate electrodes that are substantially in parallel to each other and perpendicular to the plurality of source and drain regions;
- implanting ions into the first channel region by using one of the plurality of gate electrodes as a mask that substantially prevents the implantation of the ions, and by using a subsequent thermal diffusion process, to form an impurity diffusion region of the second conductivity type in the first channel region, thereby reducing the first channel region, wherein the impurity diffusion region has a second conductivity type concentration greater than that of the semiconductor substrate;
- wherein the reduced first channel region corresponds to the first transistor and the second channel region corresponds to the second transistor, and wherein a width of the reduced first channel region is less than a width of the second channel region.
- 2. The method of claim 1, further including the step of:
- adjusting a threshold voltage of the first transistor and a threshold voltage of the second transistor by ion implantation.
- 3. The method of claim 2, wherein the threshold voltage of the first transistor and the threshold voltage of the second transistor are different.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-37687 |
Feb 1994 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/386,477, filed Feb. 10, 1995, U.S. Pat. No. 5,629,548.
US Referenced Citations (8)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0119729 |
Sep 1984 |
EPX |
0448141 |
Sep 1991 |
EPX |
3-185758 |
Aug 1991 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Berstein et al., IBM Technical Disclosure Bulletin, "Four-State Memory Cell for Read-Only Storage," vol. 23, No. 10, Mar. 1981, pp. 4461. |
D.A. Rich et al., IEEE Journal of Solid-State Circuits, "A Four-State ROM Using Multilevel Process Technology," vol. SC-19, No. 2, Apr. 1984, pp. 174-179. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
386477 |
Feb 1995 |
|