Claims
- 1. A method for manufacturing a trench capacitor having an isolation trench, which comprises:
forming a trench capacitor in a trench of a semiconductor substrate, the trench capacitor having:
a lower part formed with an outer electrode, an inner electrode, and a dielectric between said inner and outer electrodes; an upper part formed with a collar isolation on sidewalls of the trench; wherein a silicon layer covers the trench capacitor on top of the collar isolation and a hard mask covers the silicon layer; and the method further comprises: opening the hard mask to reach a surface of the silicon layer; in a first etching step, dry etching with an etching gas comprising chlorine or bromine until the collar isolation is reached; and in a second etching step, dry etching with an etching gas comprising silicon fluoride and oxygen.
- 2. The method according to claim 1, wherein the etching gas in the first step comprises hydrogen chlorine gas and at least one of the gases helium and oxygen.
- 3. The method according to claim 1, wherein the etching gas in the first step comprises hydrogen bromine gas and at least one of the gases helium and oxygen.
- 4. The method according to claim 1, wherein the etching gas in the second step further comprises argon gas.
- 5. The method according to claim 4, wherein the etching gas during the second step further comprises CF4.
- 6. The method according to claim 1, which comprises terminating the first etching step and starting the second etching step when, during the first step, a by-product generated from the oxide isolation is detected.
- 7. The method according to claim 1, which comprises terminating the first etching step and starting the second etching step in response to a signal obtained from a measurement employing interferometry.
- 8. The method according to claim 1, which comprises terminating the first etching step and starting the second etching step in response to a signal obtained from a measurement employing optical emission spectroscopy.
- 9. The method according to claim 1, which comprises starting the second etching step after performing the first step during a predetermined time period.
- 10. The method according to claim 1, wherein the hard mask comprises boron silicate glass.
- 11. The method according to claim 1, wherein the hard mask comprises silicon oxide.
- 12. The method according to claim 1, wherein the collar isolation comprises silicon oxide.
- 13. The method according to claim 1, which comprises forming in the semiconductor substrate at least two closely adjacent trench capacitors having a collar isolation and forming the hard mask relative to the at least two trench capacitors so that portions of the collar isolations facing each other are etched during the second etching step and in that portions of the collar isolations that are not facing each other are maintained during the second etching step.
Priority Claims (1)
Number |
Date |
Country |
Kind |
01113838.5 |
Jun 2001 |
EP |
|
CROSS-REFERENCE TO RELATED APPLICATION:
[0001] This application is a continuation of copending International Application No. PCT/EP02/06090, filed Jun. 3, 2002, which designated the United States and was published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/EP02/06090 |
Jun 2002 |
US |
Child |
10715019 |
Nov 2003 |
US |