This application claims the benefit of Korean Patent Application No. 2001-1572, filed on Jan. 11, 2001, under 35 U.S.C. § 119, the entirety of which is hereby incorporated by reference.
1. Field of the Invention
The present invention generally relates to semiconductor device fabrication and, more particularly, to methods for manufacturing a gate spacer for self-aligned contacts.
2. Description of the Related Art
This conventional SAC process uses a hard mask (10) and a gate spacer (14), which are formed of a dielectric material such as silicon nitride having high etching selectivity with respect to an interlayer insulating layer (16) formed of a dielectric material such as oxide. Because the hard mask (10) and the gate spacer (14) are formed of a material having high etching selectivity, i.e. a slower etch rate than the material used for the interlayer insulating layer (16), the SAC process selectively etches the interlayer insulating layer (16) between gate structures at a faster rate than it etches the gate spacer (14) and the hard mask (10). Thus, the contact holes (18a, 18b) can be formed even when a photoresist pattern defining the contact holes is not precisely aligned.
To solve the above-mentioned problems, recently, in the SAC process, a polysilicon layer on the top of a gate stack is removed by a chemical mechanical polishing (CMP) process to separate nodes, as illustrated in FIG. 2B and FIG. 2C.
However, such a SAC process typically requires over-polishing during the CMP process, resulting in a loss of the polysilicon layer as illustrated in FIG. 2C. Additionally, if more polysilicon layer is lost in the subsequent cleaning process, the size of the pad contact hole is further reduced, substantially degrading device characteristics.
To overcome the above-described problems, the present invention provides a method for manufacturing a novel gate spacer for a self-aligned contact enlarging the size of the pad contact hole and improving the SAC process margin.
According to one embodiment of the present invention, a gate stack is formed on a semiconductor substrate. A conformal dielectric layer is then formed over the gate stack. An etch-stop material layer, e.g., a photoresist layer, is formed over the conformal dielectric layer. Next, an upper portion of the etch-stop material layer is removed to expose an upper portion of the conformal dielectric layer by techniques such as etching back. Subsequently, the exposed conformal dielectric layer is etched back using the remaining etch-stop material layer as an etch stopper. The remaining etch-stop material layer is then removed. Finally, the etched-back conformal dielectric layer is etched back to form a gate spacer.
As a result, the etching process margin of the contact formation process can be increased and the size of the pad contact hole can be increased lengthwise. Further, an aspect ratio of the contact hole can be reduced.
For a more complete understanding of the present invention and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which like reference numerals denote like parts, and in which:
Reference will now be made in detail to preferred embodiments of the present invention, example of which is illustrated in the accompanying drawings. Like reference numerals denote like parts in diagrams shown in the present invention.
a to
In
The hard mask (10) preferably comprises a silicon nitride (SixNy) with the patterned oxide layer (12) stacked thereon. The hard mask (10) and the patterned oxide layer (12) are preferably about 1500 Å and 1000 Å, respectively.
After the gate stack (13) is formed, a conformal dielectric layer (14) is deposited over the gate stack (13) to a thickness of about 700 Å, as shown in FIG. 3A. The conformal dielectric layer, e.g., a gate spacer layer (14) preferably comprises silicon nitride.
Referring to
Now referring to
Referring to
Referring to
Referring to
A blanket etch stop layer (not shown) is formed overlying the gate stack (13) and the silicon substrate (2) for a SAC process. This blanket etch stopper layer protects the silicon substrate 2 and device isolation regions (not shown) from etchants during the SAC process.
Then, an interlayer insulating layer (16) such as a BPSG (Boron Phosphorus Silicate Glass) layer is deposited over the gate stack (13) to a thickness of, for example, approximately 9500 Å.
Next, as shown in
As show in
As a result, the etching process margin of the contact formation process can be increased and the size of the pad contact hole can be increased lengthwise. Further, an aspect ratio of the contact hole can be reduced.
According to an embodiment of the present invention, it is desirable that, firstly, a recess in a silicon substrate maintain in the present level during the formation of a spacer by etching; secondly, the loss of an oxide be minimized during the formation of the silicon nitride (SixNy) spacer by etching; finally, the oxide on the gate mask remain during the SAC etching and the etch stop layer (SixNy) etching.
While the invention has been particularly shown and described with reference to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in form and details may be made therein without departing from the spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2001-1572 | Jan 2001 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
4755478 | Abernathey et al. | Jul 1988 | A |
6057581 | Doan | May 2000 | A |
6121129 | Greco et al. | Sep 2000 | A |
6140192 | Huang et al. | Oct 2000 | A |
6268252 | Lee et al. | Jul 2001 | B1 |
6303953 | Doan et al. | Oct 2001 | B1 |
6355524 | Tuan et al. | Mar 2002 | B1 |
6355547 | Lee et al. | Mar 2002 | B1 |
6376351 | Tsai | Apr 2002 | B1 |
6475922 | Zheng | Nov 2002 | B1 |
20010015455 | Hsieh et al. | Aug 2001 | A1 |
20020000601 | Choi | Jan 2002 | A1 |
Number | Date | Country | |
---|---|---|---|
20020115249 A1 | Aug 2002 | US |