Number | Date | Country | Kind |
---|---|---|---|
98830811 | Dec 1998 | EP |
Number | Name | Date | Kind |
---|---|---|---|
5227326 | Walker | Jul 1993 | A |
5468666 | Chapman | Nov 1995 | A |
5504030 | Chung et al. | Apr 1996 | A |
5541876 | Hsue et al. | Jul 1996 | A |
5780330 | Choi | Jul 1998 | A |
5793086 | Ghio et al. | Aug 1998 | A |
5822243 | Shone | Oct 1998 | A |
5844839 | Smayling et al. | Dec 1998 | A |
6177313 | Patelmo et al. | Jan 2001 | B1 |
6191460 | Choi et al. | Feb 2001 | B1 |
Number | Date | Country |
---|---|---|
0 627 742 | Dec 1994 | EP |
0 661 751 | Jul 1995 | EP |
0 890 985 | Jan 1999 | EP |
0 991 118 | Apr 2000 | EP |
0991118 | May 2000 | EP |
3-177065 | Aug 1991 | JP |
Entry |
---|
Hart, M. et al., “A Back-Biased 0.65 μm Leffn CMOS EEPROM Technology for Next-Generation Sub 7 ns Programmable Logic Devices,” Microelectronic Engineering, 15(1/4):pp. 613-616, Oct. 1991. |
Patent Abstracts of Japan, Abstract of JP 9-232449, Sep. 5, 1997. |