Claims
- 1. A method for fabricating a semiconductor device, the method comprising:
- forming a gate structure on a substrate;
- forming at least one dielectric material on the gate structure;
- forming a layer stack on the dielectric material, the layer stack comprising a polysilicon gate material that is formed on the dielectric material and a tungsten silicide that is formed on the polysilicon gate material; and
- adjusting an amount of electrical energy output by source and bias power supplies to substantially prevent silicide formation during a selective removal of a portion of the layer stack using a plasma having an etching rate selectivity of tungsten silicide to polysilicon of less than about 1.0, to expose a portion of the underlying dielectric material.
- 2. The method as recited in claim 1, wherein the plasma exhibits an etching rate selectivity of tungsten silicide to polysilicon of about 0.8.
- 3. The method as recited in claim 1, wherein said selective removal is performed in an etching tool having a source power supply and a bias power supply, and the step of selectively removing includes supplying between about 300 and about 2000 Watts of electrical energy from the source power supply to the etching tool and between about 120 and about 200 Watts of electrical energy from the bias power supply to the etching tool to generate the plasma from an etchant chemistry comprising a mixture of Cl.sub.2 /N.sub.2 /He-O.sub.2 gasses.
- 4. The method as recited in claim 3, wherein the etchant chemistry comprises between about 80 and about 90 percent Cl.sub.2 gas, between about 1 and about 10 percent N.sub.2 gas, and between about 1 and about 10 percent He-O.sub.2 gas mixture.
- 5. The method as recited in claim 1, wherein the layer stack further includes at least one layer of materials over the silicide, the layer of materials selected from a set of materials including polysilicon, silicon dioxide, silicon nitride, and silicon oxynitride.
RELATED APPLICATIONS
This application is related to co-pending application Ser. No. 09/076,662, filed, May 12, 1998, entitled Methods For Removing Silicide Residue in a Semiconductor.
US Referenced Citations (5)