The present invention is concerned with the field of semiconductor process technology. It relates to a method for fabricating a stepped profile from a layer sequence according to the preamble of the first patent claim.
In order to form a patterning of metallic layers applied on semiconductors, a multiplicity of known techniques are usually used in a plurality of successive patterning steps. It is often the case here that firstly a photoresist is applied as a protective layer to a metallic layer or a metallic layer sequence. A resulting first photoresist layer is subsequently exposed through a first exposure mask. Afterward, depending on the constitution of the photoresist, either an exposed or an unexposed region of the photoresist layer can be removed, so that the unexposed or the exposed region remains. The metallic layer or layer sequence is then etched in one or more patterning steps. Various etching methods are available in this case: etching in aqueous solution, dry etching, reactive ion etching or a combination of these methods. In this case, the residual region of the photoresist layer prevents or delays etching of regions of the metallic layer or layer sequence that are located below it.
In this case, a not inconsiderable total outlay may result, particularly if a complex patterning has to be performed and/or a layer sequence comprising a multiplicity of individual layers has to be etched. The number of required patterning steps increases in such cases, different etching methods or at least different etchants often being required for different patterning steps. In some instances, it is also necessary in this case, between two patterning steps, for one or more further photoresist layers to be applied again and exposed through further exposure masks and for exposed or unexposed regions of the further photoresist layers to be removed.
When a plurality of masks are used, however, the overall process becomes increasingly inaccurate, in particular on account of orientation problems when positioning the exposure masks.
An exemplary application for the patterning of layer sequences is applying electrodes on semiconductor chips in particular for semiconductor chips which are used in pressure-contact-connectable power semiconductor modules with a module housing that is not hermetically sealed. Such semiconductor chips advantageously comprise a layer sequence made of Ti, Ni and Ag for the purpose of electrical contact-connection, a Ti layer being located closest to the semiconductor chip. Depending on an internal structure of the semiconductor chip and a fabrication process, this layer sequence has to be patterned at various locations, for example in a region between a main electrode and a gate electrode. In this case, typical structure sizes are generally less than 0.5 mm.
When patterning the Ti/Ni/Ag layer sequence by means of etching, care has to be taken to ensure that no undercut regions are formed, since contaminants and/or deposits may form in such regions during the fabrication process or operation of the semiconductor chips and they are difficult to remove, but may adversely influence an operating behavior of the semiconductor chips or may even lead to the destruction thereof.
Consequently, it is an object of the invention to specify a method of the type mentioned in the introduction which manages with the fewest possible patterning steps, it not being necessary to apply protective layers between the patterning steps.
This and other objects are achieved by means of a method for forming a stepped profile from a layer sequence having the features of the independent patent claim. In this case, in a first, second and third patterning step, respectively, a first, second and third layer partial sequence are in each case removed partially i.e. apart from a first, second and third residual layer partial sequence, respectively. In the second and third patterning steps, this is done by the action of a second and third etchant respectively. According to the invention, in the second patterning step, the first residual layer partial sequence is in this case undercut, i.e. a region of the second layer partial sequence that lies below it is removed. A first projection of the first residual layer partial sequence that is formed in this case is removed again in the third patterning step in order to obtain the desired stepped profile.
In one preferred variant of the method, a first etchant is used in this case in the first patterning step, which first etchant is preferably substantially identical chemically to the third etchant used in the third patterning step. In this case, an identical etching bath may advantageously be used for the first and third patterning steps, which further reduces the complexity of the method and permits the method to be carried out more economically and with greater ecofriendliness.
Further advantageous refinements of the invention are specified in the dependent claims, advantages and features becoming evident from the detailed description below of preferred variants of the invention in conjunction with the drawing.
The reference symbols used in the drawings and their meaning are summarized in the List of Reference Symbols. In principle, identical reference symbols designate identical parts.
In order to form a stepped profile in the layer sequence 2, first of all, in a first patterning step, the Ag layer 21 is etched using a chemical solution comprising hydrogen peroxide (H2O2), ammonium hydroxide (NH4OH) and water (H2O) as a first etchant. A solution in which H2O2, NH4OH and H2O are present in a volume ratio of H2O2:NH4OH:H2O=1:x:y, is preferably used as the first etchant, where 0.5<x<2.0 and 4.0<y<10.0 are preferably chosen. Preferably, the first patterning step is effected at a temperature T1, preferably where 10° C.<T1<30° C., during a time of a few minutes to a few tens of minutes, advantageously in a first etching bath. In this case, the photoresist layer 3 is preferably undercut, so that a second projection B arises in the photoresist layer 3, said projection having a depth t1, undercutting preferably being effected to an extent such that t1>d1. This ensures that the Ag layer 21 is removed completely and without any residues where it is not covered by photoresist. In this case, the Ni layer 22 is essentially not attacked in the first patterning step. A first intermediate product resulting from the first patterning step with an Ag residual layer 211 as first residual layer partial sequence can be seen in
In a second patterning step, proceeding from the first intermediate product from
In a third patterning step, proceeding from the second intermediate product from
The method according to the invention can also be applied advantageously when one or more intermediate layers are situated between the semiconductor chip 1 and the layer sequence 2 in which the stepped profile is intended to be formed.
It is also possible, in an advantageous manner, to perform further patterning steps before, after or between the first, second and third patterning steps.
Number | Date | Country | Kind |
---|---|---|---|
02405909.9 | Oct 2002 | EP | regional |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/CH03/00681 | 10/17/2003 | WO | 11/14/2005 |