Method for reduced N+ diffusion in strained Si on SiGe substrate

Information

  • Patent Grant
  • 7410846
  • Patent Number
    7,410,846
  • Date Filed
    Tuesday, September 9, 2003
    21 years ago
  • Date Issued
    Tuesday, August 12, 2008
    16 years ago
Abstract
The first source and drain regions are formed in an upper surface of a SiGe substrate. The first source and drain regions containing an N type impurity. Vacancy concentration in the first source and drain regions are reduced in order to reduce diffusion of the N type impurity contained in the first source and drain regions. The vacancy concentration is reduced by an interstitial element or a vacancy-trapping element in the first source and drain regions. The interstitial element or the vacancy-trapping element is provided by ion-implantation.
Description
BACKGROUND OF INVENTION

The invention relates to methods for manufacturing a semiconductor device with improved device performance and a device structure exhibiting the improved device performance, and more particularly to a method for manufacturing a SiGe-based device exhibiting reduced diffusion of an N type impurity.


The escalating requirements for ultra large scale integration semiconductor devices require ever increasing high performance and density of transistors. With scaling-down of a device dimension reaching limits, the trend has been to seek new materials and methods that enhance device performance. One of the most preferred methods is through mobility enhancement.


It is known that biaxial tensile strain applied to a channel region increases electron mobility in NFET devices. This can be achieved by building an NFET device, which is composed of a set of stacked films (e.g., silicon-SiGe-silicon) on a substrate. Starting from a silicon substrate, SiGe is grown on the silicon substrate. Buffered layers have typically been used to reduce threading dislocation defect density that can affect device leakage but still achieve enough relaxation through misfit dislocation formation. The SiGe film is relaxed so that it has a lattice constant larger than that of silicon. When the silicon is then deposited on the SiGe, it conforms to the larger lattice of the relaxed SiGe and undergoes biaxial tension.


The channel is fully contained within this strained silicon and the electron mobility is enhanced.


The SiGe-based substrate, however, exhibits certain drawbacks, especially when NFET devices are formed thereon. To form an NFET device, an N type impurity (e.g., As or P) is ion-implanted onto the SiGe-based substrate to form active regions (e.g., source and drain regions).


Here, the excessive amount of vacancies contained in the SiGe layer undesirably increases diffusion of the implanted N type impurity. This makes it more difficult to achieve consistent roll-off device characteristics. Therefore, there is a need for effective methodology for manufacturing a SiGe-based semiconductor device.


SUMMARY OF INVENTION

In an aspect of the invention, a method for manufacturing a semiconductor device is provided. The method includes the step of forming the source and drain extension regions in an upper surface of a SiGe-based substrate. The source and drain extension regions contain an N type impurity. Then, vacancy concentration in the source and drain extension regions is reduced in order to reduce diffusion of the N type impurity contained in the source and drain extension regions. The vacancy concentration is reduced by providing an interstitial element or a vacancy-trapping element in the source and drain extension.


In another aspect of the invention, a method is provided for reducing diffusion of an N type impurity in a SiGe-based substrate. Source and drain extension regions are in an upper surface of the SiGe-based substrate. An interstitial element or a vacancy-trapping element is ion-implanted into the source and drain extension regions to reduce vacancy concentration in the source and drain extension regions.


Yet another aspect of the invention is a semiconductor device having a SiGe-based substrate. A gate electrode is formed on the SiGe-based substrate with a gate oxide therebetween. source and drain extension regions containing an N type impurity are formed in an upper surface of the SiGe substrate. A low vacancy region is formed corresponding to the source and drain extension regions and containing an interstitial element or a vacancy-trapping element.





BRIEF DESCRIPTION OF DRAWINGS

The foregoing and other advantages will be better understood from the following detailed description of a preferred embodiment of the invention with reference to the drawings, in which:



FIGS. 1 to 7 depict sequential phases of the method according to an embodiment of the invention.





DETAILED DESCRIPTION

The invention provides a method that significantly reduces undesirable diffusion of the N type impurity in a SiGe-based substrate, thereby improving roll-off characteristics of devices. In an embodiment, the diffusion of N type impurity is reduced by reducing vacancies in source and drain extension regions. The vacancies are reduced by providing an interstitial element (e.g., Si or O) or a vacancy-trapping element (e.g., F, N, Xe, Ar, He, Kr or a noble gas element) to the source and drain extension regions.


Typically, the interstitial element creates an additional interstitial per every ion provided thereto, and the additional interstitials react with and annihilate excessive vacancies in the SiGe-based substrate. The vacancy-trapping element trap vacancies and form vacancy-based clusters. Since vacancies are either annihilated or trapped by the interstitial element or the vacancy-trapping element, vacancy concentration is reduced, thereby reducing diffusion of the N type impurity in the source and drain regions.



FIG. 1 shows a SiGe-base substrate comprising a SiGe layer 12 formed on a silicon substrate 10. In an embodiment, the SiGe layer 12 is formed by multiple growing steps forming buffer layers on the silicon substrate 10 for a typical total thickness of approximately 200 Å to 20000 Å. The SiGe layer 12 is then relaxed. A Si cap layer 14 is formed on the SiGe layer 12 by growing on the SiGe layer 12 at a thickness of approximately 30 Å to 400 Å. The Si cap layer 14 is then strained biaxially in tension to match the underlying relaxed SiGe lattice. A gate oxide layer 16 is formed on the Si cap layer 14. The SiGe-based substrate is divided into an NMOS region and a PMOS region, in which NMOS devices and PMOS devices are formed, respectively.



FIG. 2 shows a gate electrode 18 formed on the gate oxide layer 16. Since the invention is directed to N type devices, a mask 22 is formed selectively on the PMOS region to protect the PMOS devices therein from subsequent processing steps. FIG. 2 further shows optional sidewalls 20 formed on the side surfaces of the gate electrode 1 for protecting the gate electrode 18 from subsequent ion-implantation steps.



FIG. 3 shows only the NMOS region of FIG. 2, in which the N type impurity (e.g., As or P) is ion-implanted, as shown by arrows “A”, into the upper surface of the Si cap layer 14 to form source and drain extension regions 24 in the surface portions of the SiGe-based substrate. As shown therein, the ion-implantation is performed in a self-aligned manner by using the gate electrode 18 as a mask, at an implantation concentration of approximately 1×1014 atoms/cm2 to 1×1016 atoms/cm2 and at an implantation energy of approximately 0.3 KeV to 50 KeV. The concentration peak of the implanted N type impurity is formed at a depth of approximately 10 Å to 1000 Å from an upper surface of the Si cap layer.


As described above, diffusion of the N type impurity (e.g., As or P) is significantly and undesirably enhanced in the SiGe-based substrate because the vacancy-based mechanism is more pronounced therein. To solve this problem, as shown in FIG. 4, an interstitial element (e.g., Si or O) or a vacancy-trapping element (e.g., F, N, Xe, Ar, He, Kr or other noble gas elements) is ion-implanted onto the source and drain extension regions 24, as shown by arrows “B”, to form low-vacancy regions 26 that substantially overlap the source and drain extension regions 24.


Upon implantation, damage is caused in such a way that, upon annealing of the damage, the interstitials annihilate the excessive vacancies, thereby reducing the vacancy concentration in the extension regions 24. Similarly, the implanted vacancy-trapping element traps the excessive vacancies and form vacancy-based clusters, and hence reduces the vacancy concentration in the source and drain extension regions 24. Annealing at this stage is optional.


In an embodiment, the interstitial element or a vacancy-trapping element is ion-implanted at an implantation concentration of approximately 1×1014 atoms/cm2 to 1×1016 atoms/cm2 and at an implantation energy of approximately 0.3 KeV to 100 KeV. The concentration peak of the implanted interstitial element or the vacancy-trapping element is formed at a depth of approximately 5 Å to 2000 Å from an upper surface of the Si cap layer. Typically the implant profile of the interstitial element or vacancy-trapping element should fully contain the N type impurity profile. The concentration peak of the implanted interstitial element or vacancy-trapping element can be near the N type impurity peak so as to maximize the diffusion retardation.


It is not necessary to form the source and drain extension regions 24 prior to ion-implanting the interstitial element or a vacancy-trapping element. The low-vacancy region 26 may be formed prior to forming the source and drain extension regions 24. Annealing can then be performed to activate the implanted impurity and elements at the same time so that the diffusion through the vacancy-mediated mechanism is controlled. Annealing can also be performed later in the processing steps (e.g., after source and drain formation) or after completion of the fabrication process.


After forming sidewall spacers 28, as shown in FIG. 5, the N type impurity is ion-implanted into the SiGe-based substrate, as shown by arrows “C”, to form source and drain regions 30, as shown in FIG. 6. The source and drain regions 30 overlap the source and drain extension regions 24, respectively. The N type impurity is ion-implanted in the self-aligned manner by using the gate electrode 18 and the sidewall spacers 28 as a mask. In an embodiment, the source and drain regions 30 are formed by ion-implanting the N type impurity at an implantation concentration of approximately 1×1014 atoms/cm2 to 1×1016 atoms/cm2 and at an implantation energy of approximately 0.3 KeV to 50 KeV.



FIG. 7 shows an optional step of ion-implanting the interstitial element or a vacancy-trapping element (e.g., F, N, Xe, Ar, He, Kr or a noble gas element), as shown by arrows “D”, to form low-vacancy regions 32 of the SiGe-based substrate corresponding to the source and drain regions 30 for reducing the vacancy concentration in the SiGe-based substrate. In an embodiment, the low-vacancy regions 32 are formed by ion-implanting the interstitial element or vacancy-trapping element at an implantation concentration of approximately 1×1014 atoms/cm2 to 1×1016 atoms/cm2 and at an implantation energy of approximately 0.3 KeV to 100 KeV. This step, however, might not be necessary if the vacancy concentration in the SiGe-based substrate has been sufficiently reduced by the previous ion-implantation step shown in FIG. 4. Again, the peaks of the N type implants and interstitial elements or vacancy-trapping element in regions 30 and 32 can be aligned on the top of each other or shifted depending upon the diffusion control.


Annealing is performed to activate the implanted impurity and cure the implantation damage arising from implanting the interstitial element or a vacancy-trapping element and source and drain implants. In an embodiment, the annealing is performed at a temperature of approximately 700° C. to 1200° C. for approximately 1 second to 3 minutes. This covers the full range of possible anneals including spike, rapid thermal, and furnace anneals.


As explained above, the invention provides a method that significantly reduces undesirable diffusion of the N type impurity in a SiGe-based substrate. The diffusion of N type impurity is reduced by reducing vacancies in source and drain extension regions. The vacancies are reduced by providing an interstitial element or a vacancy-trapping element to the source and drain extension regions. The implanted interstitial element creates additional interstitials which react with and annihilate excessive vacancies in the SiGe-based substrate. The implanted vacancy-trapping element traps vacancies and forms vacancy-based clusters. Since vacancies are either annihilated or trapped by the interstitial element or the vacancy-trapping element, vacancy concentration is reduced and diffusion of the N type impurity is reduced in the source and drain regions, thereby improving roll-off characteristics of devices.


While the invention has been described in terms of embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.

Claims
  • 1. A method for reducing diffusion of an N type impurity in a SiGe-based substrate, the method comprising steps of: forming source and drain extension regions in an upper surface of the SiGe-based substrate; andion implanting an interstitial element into the source and drain extension regions to reduce vacancy concentration in the source and drain extension regions and to form low-vacancy regions that substantially overlap the source and drain extension regions.
  • 2. The method of claim 1, wherein the interstitial element is Si or O.
  • 3. The method of claim 1, further comprising a step of forming source and drain regions.
  • 4. The method of claim 1, wherein the step of ion-implanting the interstitial element comprises a step of ion-implanting the interstitial element at an implantation concentration of approximately 1×1014 atoms/cm2 to 1×1016 atoms/cm2 and at an implantation energy of approximately 0.3 KeV to 100 KeV.
  • 5. The method of claim 4, wherein a concentration peak of the interstitial element and a concentration peak of the N type impurity in the source and drain extension regions are formed at substantially the same depth from an upper surface of an Si cap layer.
  • 6. The method of claim 5, wherein the concentration peak of the interstitial element is formed at a depth of approximately 10 Å to 20000 Å from the upper surface of the Si cap layer.
  • 7. The method of claim 1, further comprising a step of annealing.
  • 8. The method of claim 7, wherein the step of annealing is performed at a temperature of approximately 700° C. to 1200° C. for approximately 1 second to 3 minutes.
  • 9. The method of claim 2, further comprising a step of forming source and drain regions in the upper surface of the SiGe-based substrate, the source and drain regions containing the N type impurity and overlapping the source and drain extension regions.
  • 10. The method of claim 9, further comprising a step of providing an interstitial element in the source and drain regions.
  • 11. The method of claim 1, further comprising forming an Si cap layer on the SiGe based substrate and straining biaxially in tension the Si cap layer to match an underlying relaxed SiGe lattice.
  • 12. The method of claim 1, further comprising forming sidewalls on side surfaces of a gate electrode before the ion implanting, whereby the gate electrode is protected from the ion implanting.
  • 13. The method of claim 1, wherein the vacancy concentration is reduced by annihilation of excess vacancies in the source and drain extension regions.
  • 14. The method of claim 1, wherein the ion implanting occurs before the forming.
  • 15. The method of claim 1, further comprising, before the ion implanting, forming sidewalls on side surfaces of a gate electrode, wherein the interstitial element comprises an N-type impurity.
  • 16. The method of claim 1, wherein the interstitial element creates additional interstitials which react with and annihilate excessive vacancies in the SiGe based substrate.
  • 17. The method of claim 1, wherein the ion implanting reduces an N-type impurity in source and drain regions, thereby improving roll-off characteristics.
  • 18. The method of claim 1, wherein the ion implanting is performed in a self-aligned manner by using a gate electrode as a mask.
  • 19. A method for reducing diffusion of an N type impurity in a SiGe substrate, the method comprising steps of: forming an Si cap layer on the SiGe substrate;forming a gate electrode on the Si cap layer;forming sidewalls on sides of the gate electrode;forming source and drain extension regions in an upper surface of the SiGe-based substrate; andion implanting an interstitial element into the source and drain extension regions to reduce vacancy concentration in the source and drain extension regions,wherein the ion implanting occurs after the sidewalls are formed.
  • 20. A method for reducing diffusion of an N type impurity in a SiGe substrate, the method comprising steps of: forming an Si cap layer on the SiGe substrate;forming a gate electrode on the Si cap layer;forming sidewalls on sides of the gate electrode;forming source and drain extension regions in an upper surface of the SiGe substrate; andreducing a vacancy concentration in the source and drain extension regions using ion implantation in order to annihilate excess vacancies or trap vacancies,wherein the reducing occurs after the sidewalls are formed and forms low-vacancy regions that substantially overlap the source and drain extension regions.
US Referenced Citations (99)
Number Name Date Kind
3602841 McGroddy Aug 1971 A
4665415 Esaki et al. May 1987 A
4853076 Tsaur et al. Aug 1989 A
4855245 Neppl et al. Aug 1989 A
4952524 Lee et al. Aug 1990 A
4958213 Eklund et al. Sep 1990 A
5006913 Sugahara et al. Apr 1991 A
5060030 Hoke Oct 1991 A
5081513 Jackson et al. Jan 1992 A
5108843 Ohtaka et al. Apr 1992 A
5134085 Gilgen et al. Jul 1992 A
5310446 Konishi et al. May 1994 A
5354695 Leedy Oct 1994 A
5371399 Burroughes et al. Dec 1994 A
5391510 Hsu et al. Feb 1995 A
5459346 Asakawa et al. Oct 1995 A
5471948 Burroughes et al. Dec 1995 A
5557122 Shrivastava et al. Sep 1996 A
5561302 Candelaria Oct 1996 A
5565697 Asakawa et al. Oct 1996 A
5571741 Leedy Nov 1996 A
5592007 Leedy Jan 1997 A
5592018 Leedy Jan 1997 A
5670798 Schetzina Sep 1997 A
5679965 Schetzina Oct 1997 A
5683934 Candelaria Nov 1997 A
5840593 Leedy Nov 1998 A
5861651 Brasen et al. Jan 1999 A
5880040 Sun et al. Mar 1999 A
5940736 Brady et al. Aug 1999 A
5946559 Leedy Aug 1999 A
5972783 Arai et al. Oct 1999 A
5989978 Peidous Nov 1999 A
6008126 Leedy Dec 1999 A
6025280 Brady et al. Feb 2000 A
6046464 Schetzina Apr 2000 A
6066545 Doshi et al. May 2000 A
6090684 Ishitsuka et al. Jul 2000 A
6107143 Park et al. Aug 2000 A
6117722 Wuu et al. Sep 2000 A
6133071 Nagai Oct 2000 A
6165383 Chou Dec 2000 A
6200836 Yoo Mar 2001 B1
6221735 Manley et al. Apr 2001 B1
6228694 Doyle et al. May 2001 B1
6246095 Brady et al. Jun 2001 B1
6255169 Li et al. Jul 2001 B1
6261964 Wu et al. Jul 2001 B1
6274444 Wang Aug 2001 B1
6281532 Doyle et al. Aug 2001 B1
6284626 Kim Sep 2001 B1
6361885 Chou Mar 2002 B1
6362082 Doyle et al. Mar 2002 B1
6368931 Kuhn et al. Apr 2002 B1
6372590 Nayak et al. Apr 2002 B1
6403975 Brunner et al. Jun 2002 B1
6406973 Lee Jun 2002 B1
6476462 Shimizu et al. Nov 2002 B2
6483171 Forbes et al. Nov 2002 B1
6493497 Ramdani et al. Dec 2002 B1
6498358 Lach et al. Dec 2002 B1
6501121 Yu et al. Dec 2002 B1
6506652 Jan et al. Jan 2003 B2
6509618 Jan et al. Jan 2003 B2
6521964 Jan et al. Feb 2003 B1
6531369 Ozkan et al. Mar 2003 B1
6531740 Bosco et al. Mar 2003 B2
6689671 Yu et al. Feb 2004 B1
6717216 Doris et al. Apr 2004 B1
6825529 Chidambarrao et al. Nov 2004 B2
6831292 Currie et al. Dec 2004 B2
6974981 Chidambarrao et al. Dec 2005 B2
6977194 Belyansky et al. Dec 2005 B2
7015082 Doris et al. Mar 2006 B2
20020047125 Fukuda et al. Apr 2002 A1
20020063292 Armstrong et al. May 2002 A1
20020074598 Doyle et al. Jun 2002 A1
20020086472 Roberds et al. Jul 2002 A1
20020090791 Doyle et al. Jul 2002 A1
20030032261 Yeh et al. Feb 2003 A1
20030040158 Saitoh Feb 2003 A1
20030227061 Yokogawa et al. Dec 2003 A1
20040238914 Deshpande et al. Dec 2004 A1
20040262784 Doris et al. Dec 2004 A1
20050040460 Chidambarrao et al. Feb 2005 A1
20050082634 Doris et al. Apr 2005 A1
20050093030 Doris et al. May 2005 A1
20050098829 Doris et al. May 2005 A1
20050106799 Doris et al. May 2005 A1
20050145954 Zhu et al. Jul 2005 A1
20050148146 Doris et al. Jul 2005 A1
20050194699 Belyansky et al. Sep 2005 A1
20050236668 Zhu et al. Oct 2005 A1
20050245017 Belyansky et al. Nov 2005 A1
20050280051 Chidambarrao et al. Dec 2005 A1
20050282325 Belyansky et al. Dec 2005 A1
20060027868 Doris et al. Feb 2006 A1
20060057787 Doris et al. Mar 2006 A1
20060060925 Doris et al. Mar 2006 A1
Foreign Referenced Citations (1)
Number Date Country
64-76755 Mar 1989 JP
Related Publications (1)
Number Date Country
20050054145 A1 Mar 2005 US