The invention relates to an MRAM (magnetic random access memory) cell which inhibits the undesirable diffusion of mobile materials such as manganese.
Production of MRAM devices requires high-temperature processing which in some cases can exceed 200° C. During such processing, it is possible for mobile materials such as manganese (Mn) which is used in an antiferromagnetic layer to diffuse along grain boundaries to a tunnel oxide region. Such diffusion lowers reliability and performance of the MRAM device. Consequently, a method for producing MRAM devices which inhibits the diffusion of mobile materials is desired.
In one aspect, the invention provides an MRAM device having upper and lower conducting layers, an anti-ferromagnetic layer connected to the upper conducting layer, a first ferromagnetic layer connected to the anti-ferromagnetic layer, wherein the first ferromagnetic layer is a pinned layer, a tunnel layer connected to the pinned layer; and a second ferromagnetic layer connected to said tunnel layer and to the lower conducting layer, where the second ferromagnetic layer is a free layer and an barrier layer is introduced between the antiferromagnetic layer and the tunnel layer, or introduced within the ferromagnetic layers. In another aspect of the invention, the first and second ferromagnetic layers are infused with boron. In yet another aspect of the invention, a method of fabricating the above components is disclosed.
These and other features and advantages of the invention will be more clearly seen from the following detailed description of the invention which is provided in connection with the accompanying drawings.
A conventional MRAM memory cell 100 is shown in
When one or more IrMn (iridium manganese) layers are used to pin layer 116, manganese atoms tend to diffuse through the pinned layer 116 to the tunnel region 124 during high temperature processing of a wafer containing memory cell 100. This diffusion, shown by the arrows in
As shown in
The advantage of oxidizing the ferromagnetic layer 116 is that such layers will remain ferromagnetic or become slightly antiferromagnetic upon oxidation, and thus will not drastically reduce the coupling of the antiferromagnetic layers with the ferromagnetic layers.
Another embodiment of the invention is shown in
Another type of MRAM cell 400 (
The oxide layer can also be employed in the
The memory controller 602 is also coupled to one or more memory buses 607. Each memory bus accepts memory components 608 which include at least one memory device 610 of the present invention. The memory components 608 may be a memory card or a memory module. Examples of memory modules include single inline memory modules (SIMMs) and dual inline memory modules (DIMMs). The memory components 608 may include one or more additional devices 609. For example, in a SIMM or DIMM, the additional device 609 might be a configuration memory, such as a serial presence detect (SPD) memory. The memory controller 602 may also be coupled to a cache memory 605. The cache memory 605 may be the only cache memory in the processing system. Alternatively, other devices, for example, processors 601 may also include cache memories, which may form a cache hierarchy with cache memory 605. If the processing system 600 include peripherals or controllers which are bus masters or which support direct memory access (DMA), the memory controller 602 may implement a cache coherency protocol. If the memory controller 602 is coupled to a plurality of memory buses 616, each memory bus 616 may be operated in parallel, or different address ranges may be mapped to different memory buses 607.
The primary bus bridge 603 is coupled to at least one peripheral bus 610. Various devices, such as peripherals or additional bus bridges may be coupled to the peripheral bus 610. These devices may include a storage controller 611, an miscellaneous I/O device 614, a secondary bus bridge 615, a multimedia processor 618, and an legacy device interface 620. The primary bus bridge 603 may also coupled to one or more special purpose high speed ports 622. In a personal computer, for example, the special purpose port might be the Accelerated Graphics Port (AGP), used to couple a high performance video card to the processing system 600. In addition to memory device 631 which may contain a buffer device of the present invention, any other data input device of
The storage controller 611 couples one or more storage devices 613, via a storage bus 612, to the peripheral bus 610. For example, the storage controller 611 may be a SCSI controller and storage devices 613 may be SCSI discs. The I/O device 614 may be any sort of peripheral. For example, the I/O device 614 may be an local area network interface, such as an Ethernet card. The secondary bus bridge may be used to interface additional devices via another bus to the processing system. For example, the secondary bus bridge may be an universal serial port (USB) controller used to couple USB devices 617 via to the processing system 600. The multimedia processor 618 may be a sound card, a video capture card, or any other type of media interface, which may also be coupled to one additional devices such as speakers 619. The legacy device interface 620 is used to couple legacy devices, for example, older styled keyboards and mice, to the processing system 600. In addition to memory device 631 which may contain a buffer device of the invention, any other data input device of
The processing system 600 illustrated in
This application is a division of U.S. application Ser. No. 10/229,139, filed Aug. 28, 2002 now U.S. Pat. No. 6,881,993, the disclosure of which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5569617 | Yeh et al. | Oct 1996 | A |
5650958 | Gallagher et al. | Jul 1997 | A |
5691865 | Johnson et al. | Nov 1997 | A |
5949622 | Kamiguchi et al. | Sep 1999 | A |
5986858 | Sato et al. | Nov 1999 | A |
6326637 | Parkin et al. | Dec 2001 | B1 |
6365948 | Kumagai et al. | Apr 2002 | B1 |
6438026 | Gillies et al. | Aug 2002 | B2 |
6483675 | Araki et al. | Nov 2002 | B1 |
6532164 | Redon et al. | Mar 2003 | B2 |
6544801 | Slaughter et al. | Apr 2003 | B1 |
6580270 | Coehorn | Jun 2003 | B1 |
6586121 | Ide et al. | Jul 2003 | B2 |
6633498 | Engel et al. | Oct 2003 | B1 |
6636399 | Iwasaki et al. | Oct 2003 | B2 |
6636436 | Perner | Oct 2003 | B2 |
6677631 | Drewes | Jan 2004 | B1 |
6690553 | Iwasaki et al. | Feb 2004 | B2 |
6707084 | Katti et al. | Mar 2004 | B2 |
6710986 | Sato et al. | Mar 2004 | B1 |
6714444 | Huai et al. | Mar 2004 | B2 |
6751074 | Inomata et al. | Jun 2004 | B2 |
6756239 | Nickel et al. | Jun 2004 | B1 |
6778433 | Tang | Aug 2004 | B1 |
6795336 | Kim et al. | Sep 2004 | B2 |
6801414 | Amano et al. | Oct 2004 | B2 |
6807091 | Saito | Oct 2004 | B2 |
6816347 | Koi et al. | Nov 2004 | B2 |
6836392 | Carey et al. | Dec 2004 | B2 |
6881993 | Drewes et al. | Apr 2005 | B2 |
6992866 | Carey et al. | Jan 2006 | B2 |
7116532 | Carey et al. | Oct 2006 | B2 |
7187525 | Shimura et al. | Mar 2007 | B2 |
20070183101 | Yoon et al. | Aug 2007 | A1 |
Number | Date | Country | |
---|---|---|---|
20050047263 A1 | Mar 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10229139 | Aug 2002 | US |
Child | 10963579 | US |