"Kerf Testing of Embedded Structure Technologies", by Kugler et al., IBM Tech. Disc. Bull., vol. 23, #8, 1/81, pp. 3716-3719. |
"Module-in-Place Testing Autoguided Probe Isolation and Diagnostic Technique", by Jackson et al., IBM Tech. Disc. Bull., vol. 23, #9, 2/81, pp. 4078-4079. |
"Universal Test Sets for Multiple Fault Detection in ANO-EXOR Arrays", by Prodban, IEEE Trans. on Comp., vol. C-27, #2, 2/78, pp. 181-187. |
"Voltage Checking Device", by Canard et al., IBM Tech. Disc. Bull., vol. 8, #5, 10/65, pp. 806-807. |
Frank, E. H. and Sproull, R. F., "Testing and Debugging ICs", Computing Surveys, vol. 13, No. 4, Dec. 1981. |
T. W. Williams, "Design for Testability", 1983. |
McCluskey, Edward J., Stanford Univ., "Built-In Self-Test Techniques", IEEE Design & Test, vol. 2, #2, Apr. 1985, pp. 21-28, 29-36, copyright 1985. |
Williams, T. W., "Design for Testability", IBM Data Systems Division, Boulder, Colorado, pp. 359-416. |
Eichelberger, E. G. & Williams, T. W., "A Logic Design Structure for LSI Testability", IBM System Communications Division, Hopewell Junction, NY, 12533 & IBM System Products Division, Boulder, CO, 80303, pp. 462-468. |
Hayers, J. P. & Friedman, A. D., "Test Point Placement to Simplify Fault Detection", Dept. of Electrical Engineering & Computer Science Program, Univ. of Southern California, Los Angeles, CA, 90007, pp. 73-78. |
IBM Technical Disclosure Bulletin, vol. 18, No. 7, Dec. 1975, "Test Pad Multiplexing", D. K. Jadus and W. O. Morton. |
IEEE Journal of Solid-State Circuits, vol. SC-21, No. 2, Apr. 1986, "A One-Day Chip: An Innovative IC Construction Approach Using Electrically Reconfigurable Logic VLSI with On-Chip Programmable Interconnections", Y. Ikawa et al. |
IEE Proceedings Section A-I, vol. 132, No. 2, Part E, Mar./Apr. 1985, pp. 121-129, Old Woking, Surrey, GB; K. A. E. Totton: "Review of Built-In Test Methodologies for Gate Arrays". |