Claims
- 1. A method for selectively writing defect data to an address, the defect data being indicative of whether defects exists in memory areas of a memory component being tested, the method comprising:
providing a defect address memory comprising a plurality of addresses each associated with different memory areas of the memory component being tested; receiving a defect data for a memory area of the memory component being tested; and writing the defect data to an address of the defect address memory corresponding to an associated memory area of the memory component being tested only if the defect data indicates a defect in the associated memory area.
- 2. The method of claim 1, wherein receiving comprises receiving the defect data on a bus connecting the defect address memory to the memory component being tested.
- 3. The method of claim 1, further comprising:
setting a mode signal to a first state to enable the writing of the defect data to the address; and setting a mode signal to a second state to enable overwriting the defect data stored at the address.
- 4. The method of claim 1, wherein writing the defect data is done only if the defect data indicates the defect in the associated memory area and a mode signal is deasserted.
- 5. A method for selectively writing defect data to an address, the defect data being indicative of whether defects exists in memory areas of a memory component being tested, the method comprising:
providing a defect address memory comprising a plurality of addresses each associated with different memory areas of the memory component being tested; receiving a defect data for a memory area of the memory component being tested; writing the defect data to an address of the defect address memory corresponding to an associated memory area of the memory component being tested only if the defect data indicates a defect in the associated memory area and while a mode signal is deasserted; and resetting the defect address memory while the mode signal is asserted.
- 6. The method of claim 5, wherein resetting comprises overwriting defect data stored in the defect address memory with other defect data.
- 7. A method for selectively writing defect data to a defect address memory comprising a plurality of addresses each associated with different memory areas of the memory component being tested, the memory comprising:
providing a mode switchable control circuit coupled to the defect address memory and comprising a first input for defect data and a second input for a mode signal; and operating the control circuit on the basis of defect data at the first input and a state of the mode signal at the second input so that the defect data is written to an address of the defect address memory corresponding to an associated memory area of the memory component being tested only if the defect data indicates a defect in the associated memory area and the mode signal is deasserted.
- 8. The method of claim 7, operating the control circuit comprises setting a switch at least on the basis of the state of the mode signal, the switch being coupled to the first input and the defect address memory.
- 9. The method of claim 7, wherein operating the control circuit further comprises, if the mode signal is asserted, writing the defect data to the defect address memory regardless of whether the defect data indicates a defect in the associated memory area.
- 10. The method of claim 7, wherein operating the control circuit further comprises, if the mode signal is asserted, overwriting the defect data in the defect address memory to reset the defect address memory.
- 11. A memory tester circuit, comprising:
an interface to a memory component to be tested; a defect address memory comprising a plurality of addresses each associated with different memory areas of the memory component to be tested; a mode switchable control circuit configured to operate in a first mode in which defect data is written to the defect address memory only if the defect data indicates a defect in the associated memory area and further configured to operate in a second mode in which defect data are written to the defect address memory regardless of whether the defect data indicate a defect in memory areas of the memory component to be tested.
- 12. The memory tester circuit of claim 11, wherein the control circuit operates in the second mode to reset the defect address memory.
- 13. The memory tester circuit of claim 11, wherein each defect data is received from the memory component.
- 14. The memory tester circuit of claim 11, wherein the memory tester circuit does not include an ORing circuit for ORing defect data received from the memory component to be tested via the interface and defect data read from the defect address memory.
- 15. The memory tester circuit of claim 11, wherein the mode switchable control circuit comprises a switch coupled at its output to the defect address memory and having as its inputs (i) the defect data received from the memory component to be tested via the interface and (ii) a switching signal.
- 16. The memory tester circuit of claim 15, further comprising a plurality of circuit elements configured to assert and deassert the switching signal depending on a mode signal and the defect data received from the memory component to be tested.
Priority Claims (1)
Number |
Date |
Country |
Kind |
102 52 199.9-53 |
Nov 2002 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims foreign priority benefits under 35 U.S.C. §119 to co-pending German patent application No.102 52 199.9-53 DE, filed Nov. 9, 2002. This related patent application is herein incorporated by reference in its entirety.