Claims
- 1. A method of fabricating a semiconductor device, comprising the steps of:
- (a) selectively forming a plurality of first insulating films on a semiconductor substrate of a first conductivity type;
- (b-1) forming a principal buried layer of a second conductivity type having a relatively high concentration of defects formed in said semiconductor substrate;
- (b-2) forming secondary buried layers of relatively low concentration on upper and lower surfaces of said principal buried layer; and
- (c) forming a bipolar transistor including a first semiconductor layer of said second conductivity type having a relatively low concentration formed on said principal buried layer, a second semiconductor layer of said first conductivity type selectively formed on a surface of said first semiconductor layer, and a third semiconductor layer of said second conductivity type selectively formed on a surface of said second semiconductor layer.
- 2. A method of fabricating a semiconductor device according to claim 1, wherein the step (a) includes the steps of:
- (a-1) selectively forming a second insulating film on said semiconductor substrate between adjacent pairs of said first insulating films, and
- (a-2) forming a drawing layer of said second conductivity type between said first and second insulating films.
- 3. A method of fabricating a semiconductor device according to claim 2, wherein the step (a-2) includes the step of carrying out a plurality of ion implantation processes at different energy levels.
- 4. A method of fabricating a semiconductor device according to claim 1, wherein the step (b-1) includes the step of implanting ions for developing defects with sufficient energy that a range of said ions reaches an interior of said principal buried layer.
- 5. A method of fabricating a semiconductor device according to claim 4, wherein said ions for developing defects are selected from C.sup.+, O.sup.+, F.sup.+, Si.sup.+, and Ge.sup.+ ions.
- 6. A method of fabricating a semiconductor device according to claim 4, wherein the step (b-1) includes the step of implanting ions at an implantation rate of at least 3.times.10.sup.-14 cm.sup.-2 with prescribed energy.
- 7. A method of fabricating a semiconductor device according to claim 6, wherein the step (b-2) includes the steps of:
- implanting said ions at an implantation rate of not more than 1.times.10.sup.13 cm.sup.-2 with energy higher than said prescribed energy; and
- implanting said ions at an implantation rate of not more than 1.times.10.sup.13 cm.sup.-2 with energy lower than said prescribed energy.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-123177 |
May 1992 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/031,988, filed on Mar. 16, 1993, now U.S. Pat. No. 5,341,022.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4948742 |
Nishimura et al. |
Aug 1990 |
|
4962051 |
Liaw |
Oct 1990 |
|
5023193 |
Manohii et al. |
Jun 1991 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
8701238 |
Feb 1987 |
EPX |
0213139 |
Aug 1990 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
31988 |
Mar 1993 |
|