Claims
- 1. A method for fabricating a CMOS integrated circuit, comprising the steps of:
- a) providing a semiconductor body which includes monocrystalline semiconductor well regions near the surface thereof, first ones of said well regions being predominantly doped P-type, and second ones of said well regions being predominantly doped N-type;
- b) implanting a dosage of acceptor dopants into said second well regions which is sufficient to set the threshold voltage of PMOS transistors to an approximately predetermined value, said implanting being performed with a stopping distance which is selected to provide a predetermined buried enhancement channel depth for said PMOS transistors; then
- c) forming an insulated gate electrode in a predetermined pattern over said semiconductor body, some portions of said insulated gate electrode extending over portions of said first well regions to define NMOS channel regions therein, and other portions of said insulated gate electrode extending over portions of said second well regions to define PMOS channel regions therein;
- d) introducing donor dopants into both said first and second well regions, to form N-type lateral field isolation regions near the surface of said second well regions adjacent to said PMOS channel regions therein; and then
- e) forming P-type source/drain regions in said second well regions, to form PMOS transistors with said PMOS channel regions, ones of said respective PMOS channel regions being separated from respectively adjacent ones of said P-type source/drain regions by respective ones of said lateral field isolation regions.
- 2. The method of claim 1, wherein each said step of introducing dopants is performed by ion implantation.
- 3. The method of claim 1, further comprising the additional step of forming spacer filaments on the sidewalls of said gate electrode, prior to implanting acceptor dopants to form said P-type source/drain regions.
- 4. The method of claim 1, wherein said insulated gate electrode comprises heavily doped N-type polysilicon.
- 5. The method of claim 1, wherein said step of introducing dopants to form said lateral field isolation regions applies a dose of dopants which is in the range of 0.3 to 1.0 times a maximum dose which would prevent said lateral field isolation regions from being inverted when a voltage is supplied to said gate electrode which is just sufficient to turn on said PMOS channel regions.
Parent Case Info
The present application is a continuation of application Ser. No. 700,354 filed May 7, 1991, now abandoned; which is a continuation of application Ser. No. 555,556, filed Jul. 18, 1990, now abandoned; which is a divisional of application Ser. No. 372,077, filed Jun. 27, 1989, now U.S. Pat. No. 4,943,537; which is a continuation-in-part of application Ser. No. 210,242, filed Jun. 23, 1988, now U.S. Pat. No. 4,906,588.
US Referenced Citations (31)
Foreign Referenced Citations (7)
Number |
Date |
Country |
0024905 |
Nov 1981 |
EPX |
0071335 |
Feb 1983 |
EPX |
0022480 |
Feb 1977 |
JPX |
0026666 |
Feb 1980 |
JPX |
0151363 |
Nov 1980 |
JPX |
0193065 |
Nov 1982 |
JPX |
0132483 |
Jun 1988 |
JPX |
Non-Patent Literature Citations (2)
Entry |
"Self-Aligned P.sup.+ Implanted Regions for Compound Semiconductor FETs", IBM Technical Disclosure Bulletin, vol. 31, No. 4, Sep. 1988, pp. 421-423. |
Ogura et al., "A Half Micron MOSFET Using Double Implanted LDD", IEDM 1982, pp. 718-721. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
372077 |
Jun 1989 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
700354 |
May 1991 |
|
Parent |
555556 |
Jul 1990 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
210242 |
Jun 1988 |
|