Claims
- 1. A process performed on a substrate carrying a plurality of pad oxide regions, comprising:stripping a plurality of pad oxide regions and growing a first oxide layer; masking the first oxide layer with a photoresist to protect an area where an array transistor will be formed; stripping the first oxide not protected by the photoresist; stripping the photoresist; and growing a second oxide layer which is thinner than the first oxide layer, using said second oxide area to form a peripheral transistor.
- 2. The process of claim 1 additionally comprising the step of masking and etching the first oxide layer and second oxide layer to form gate regions of different thicknesses.
- 3. The process of claim 1 additionally comprising the steps of masking the first oxide layer with a photoresist to define local integrated field implant areas, performing a field implant in the area where said array transistor will be formed, and stripping the photoresist before the step of masking the first oxide layer with a photoresist to protect the area where said array transistor will be formed.
- 4. The process of claim 3 additionally comprising the step of performing an implant before the step of stripping the first oxide not protected by the photoresist.
- 5. The process of claim 1 additionally comprising the steps of depositing a layer of polysilicon, and etching the polysilicon with an etch that stops upon reaching the second oxide layer.
- 6. The process of claim 1 additionally comprising the steps of:using at least a portion of said first oxide layer as a gate oxide for said array transistor; and using at least a portion of said second oxide layer as a gate oxide for said peripheral transistor.
- 7. The process of claim 1 additionally comprising the steps of:depositing a layer of polysilicon; masking said layer of polysilicon; and etching both said layer of polysilicon and portions of said first and second oxide layers according to said masking.
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 09/191,235 filed Nov. 13, 1998, U.S. Pat. No. 6,204,106 which is a continuation of U.S. patent application Ser. No. 08/548,011 filed Oct. 25, 1995, now U.S. Pat. No. 5,863,819.
US Referenced Citations (12)
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/191235 |
Nov 1998 |
US |
Child |
09/779924 |
|
US |
Parent |
08/548011 |
Oct 1995 |
US |
Child |
09/191235 |
|
US |