Claims
- 1. A method of fabricating a semiconductor device comprising:
providing a substrate having at least one semiconductor layer; forming a conductive layer over the substrate; vapor priming a first silicon-containing material over the gate oxide; vapor priming a second silicon-containing material over the first silicon-containing material; forming a silicon-containing dielectric layer having a thickness of about 35 Å by processing the first silicon-containing material and the second silicon-containing material with a reactive agent selected to react with silicon atoms of the first silicon-containing material and the second silicon-containing material; and forming a gate electrode over the silicon-containing dielectric layer.
- 2. The method of claim 1 further comprising:
doping the gate electrode with phosphor.
- 3. The method of claim 1 further comprising:
doping the gate electrode with boron.
- 4. The method of claim 1 wherein processing the silicon-containing material in a reactive ambient comprises rapid thermally nitridizing the silicon-containing material in an NH3 ambient at a processing temperature of 850° C.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application is a divisional of U.S. patent application Ser. No. 10/273,667 filed Oct. 18, 2002 which is a divisional of U.S. patent application Ser. No. 09/653,096, filed Aug. 31, 2000.
[0002] This application is related to commonly assigned U.S. patent application Ser. Nos.: 09/653,639, METHOD FOR FORMING A BARRIER LAYER TO INCREASE SEMICONDUCTOR DEVICE PERFORMANCE, filed Aug. 31, 2000, by Powell et al. and 09/653,298, METHOD FOR FORMING A DIELECTRIC LAYER AT A LOW TEMPERATURE, filed Aug. 31, 2000, by Mercaldi et al., the disclosures of which are incorporated herein by reference.
Divisions (2)
|
Number |
Date |
Country |
Parent |
10273667 |
Oct 2002 |
US |
Child |
10706415 |
Nov 2003 |
US |
Parent |
09653096 |
Aug 2000 |
US |
Child |
10273667 |
Oct 2002 |
US |