Claims
- 1. An integrated buried source line in a memory array comprising:a substrate having active and field regions defined; a buried trench formed in active region of said substrate; said buried trench having an anti-punch-through oxide layer covering only partially the sidewalls below a lip depth from the mouth of said buried trench, and not the bottom of said buried trench; and said buried trench having a buried source line integrated with the source region of said substrate.
- 2. The integrated source of claim 1, wherein said buried trench is formed with selective epitaxial growth (SEG) layer.
- 3. The integrated source of claim 1, wherein said buried trench has a depth between about 1500 to 4000 Å.
- 4. The integrated source of claim 1, wherein said anti-punch-through sidewalls have a thickness between about 80 to 200 Å.
- 5. The integrated source of claim 1, wherein said lip depth from said mouth of said buried trench is between about 100 to 250 Å.
Parent Case Info
This is a division of patent application Ser. No. 09/085,611, filing date May 27, 1998, now U.S. Pat. No. 6,207,515 A Method Of Fabricating Buried Source To Shrink Chip Size In Memory Array, assigned to the same assignee as the present invention.
US Referenced Citations (8)