Claims
- 1. A process for fabricating a self-aligned, lightly-doped drain/source field effect trench transistor device comprising the steps of:
- Step 1) on semiconductor substrate material having a layer of epitaxial material thereon, implanting dopants to form a retrograde well region in said epitaxial material,
- Step 2) forming oxide isolation regions in the surface of said well region and implanting dopants between said isolation regions to form a diffusion region to provide first drain junction regions,
- Step 3) etching a vertical trench through said diffusion region into said well region,
- Step 4) implanting dopants into the vertical sides of said trench using a low angle oblique ion implantation technique,
- Step 5) forming layers of silicon nitride masking material on the vertical sidewalls of said trench extending below the level of said diffusion region formed in Step 2,
- Step 6) forming self-aligned and lightly doped second drain junction regions on the sidewalls of said vertical trench above said silicon nitride mask layers and form buried source junction below the bottom of said trench by using said low angle oblique ion implantation technique,
- Step 7) growing oxide on said recessed oxide regions and on the bottom of said trench over said source junction,
- Step 8) removing said silicon nitride mask layer from said vertical trench sidewalls and growing a thin gate oxide on said vertical trench sidewalls, and
- Step 9) filling said trench with polysilicon and depositing polysilicon over said filled trench and over said recessed oxide regions and well surface to form transfer gate and wordline elements.
- 2. A process according to claim 1 wherein in Step 1) said substrate is formed of n+ type semiconductor material, said epitaxial layer is formed of n- type semiconductor and said well region is doped with p- type dopants.
- 3. A process according to claim 2 wherein in Step 2) said first drain junction diffusion region is heavily doped with n++ type dopants.
- 4. A process according to claim 3 wherein in Step 6) said lightly-doped second drain junctions are formed with n+ type dopants.
- 5. A process according to claim 4 wherein said dopants implanted into the vertical sidewalls of said trench in Step 4) are p+ dopants to control the n-channel threshold voltage of said transistor device.
Parent Case Info
This is a divisional of application Ser. No. 07/355,232, filed on May 22, 1989, now U.S. Pat. No. 4,954,854.
US Referenced Citations (38)
Foreign Referenced Citations (13)
Number |
Date |
Country |
0217087 |
Jan 1985 |
DDX |
0093279 |
Jun 1983 |
JPX |
0003287 |
Oct 1983 |
JPX |
0144175 |
Aug 1984 |
JPX |
0187275 |
Aug 1986 |
JPX |
0289643 |
Dec 1986 |
JPX |
0052969 |
Mar 1987 |
JPX |
0098124 |
Apr 1988 |
JPX |
0227017 |
Sep 1988 |
JPX |
0227036 |
Sep 1988 |
JPX |
0244740 |
Oct 1988 |
JPX |
0187923 |
Jul 1989 |
JPX |
0065255 |
Mar 1990 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Kenney, "Reduced Bit Line Capacitance in VMOS Devices", IBM Tech. Disclosure Bulletin, vol. 23, No. 9, 2/1981, p. 4052. |
Anon, "High Density Vertical Dram Cell", IBM Tech. Disclosure Bulletin, vol. 29, No. 5, 10/1986, p. 2335. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
355232 |
May 1989 |
|