Claims
- 1. A method of manufacturing a semiconductor device comprising a field effect transistor, with a heterojunction formed therein and utilizing a two-dimensional electron gas established at said heterojunction, comprising the steps of:
- providing a first semiconductor layer of undoped indium gallium arsenide on a semi-insulating semiconductor substrate of indium phosphide as a channel layer in which the two-dimensional electron gas is generatable;
- providing a second semiconductor layer of n-type indium aluminum arsenide on said first semiconductor layer;
- providing a third semiconductor layer of n-type gallium arsenide antimonide on said second semiconductor layer;
- providing an ohmic electrode on said third semiconductor layer in correspondence to source and drain of the field effect transistor;
- applying a photoresist, having an opening exposing a part of said third semiconductor layer in correspondence to a gate of said field effect transistor, on said third semiconductor layer;
- carrying out an anisotropic etching process acting selectively upon said third semiconductor layer for providing a groove in said exposed part of the third semiconductor layer such that a part of said second semiconductor layer is exposed, said step of anisotropic etching stopping automatically upon exposure of said second semiconductor layer; and
- depositing a gate electrode by filling said groove with a conductive material.
- 2. A method as claimed in claim 1 in which said first through third semiconductor layers are provided by molecular beam epitaxy.
- 3. A method as claimed in claim 2 in which said first through third semiconductor layers are provided by metal-organic chemical vapor deposition.
- 4. A method as claimed in claim 1 in which said third semiconductor layer has a composition of GaAs.sub.x Sb.sub.1-x where x takes a value of about 0.51.
- 5. A method as claimed in claim 1 in which said second semiconductor layer is provided with a thickness chosen so as to provide a desired threshold voltage for the field effect transistor formed in the semiconductor device, and said step of anisotropic etching is performed by using an etching gas which reacts selectively with a material free from indium while not reacting with a material containing indium.
- 6. A method as claimed in claim 5 in which said etching gas comprises carbon dichloro-difluoride.
- 7. A method of manufacturing a semiconductor device comprising an enhancement-mode field effect transistor and a depletion-mode field effect transistor, with a heterojunction formed therein and utilizing a two-dimensional electron gas established at said heterojunction, comprising the steps of:
- providing a first semiconductor layer of undoped indium gallium arsenide on a semi-insulating semiconductor substrate of indium phosphide as a channel layer in which the two-dimensional electron gas is generatable;
- providing a second semiconductor layer of n-type indium aluminum arsenide as an electron-supply layer on said first semiconductor layer;
- providing a third semiconductor layer of n-type gallium arsenide on said second semiconductor layer;
- providing a fourth semiconductor layer of n-type indium aluminum arsenide on said third semiconductor layer;
- providing a fifth semiconductor layer of n-type gallium arsenide antimonide on said fourth semiconductor layer;
- providing ohmic electrodes on said fifth semiconductor layer in correspondence to source and drain of the enhancement-mode field effect transistor and the depletion-mode field effect transistor;
- applying a photoresist, having an opening exposing a first part of said fifth semiconductor layer in correspondence to a gate of said enhancement-mode field effect transistor, on said fifth semiconductor layer;
- carrying out a first etching process acting selectively upon said fifth semiconductor layer for providing a first groove in said exposed, first part of the fifth semiconductor layer such that a corresponding first part of said fourth semiconductor layer is exposed through said first groove, said first etching process stopping automatically upon exposure of said fourth semiconductor layer through said first groove;
- carrying out a second etching process for extending said first groove by removing said first part of the fourth semiconductor layer thereby to expose a corresponding part of the third semiconductor layer;
- forming another opening in said photoresist for exposing therethrough a second part of said fifth semiconductor layer in correspondence to a gate of said depletion-mode field effect transistor;
- carrying out a third etching process acting selectively upon said fifth and third semiconductor layers for providing a second groove in said exposed, second part of said fifth semiconductor layer such that a corresponding, second part of the fourth semiconductor layer is exposed through said second groove and for further extending said first groove so as to expose a corresponding part of the second semiconductor layer, said third etching process step acting upon said fifth semiconductor layer and stopping automatically upon exposure of said fourth semiconductor layer through said second groove and acting upon said third semiconductor layer and stopping automatically upon exposure of said second semiconductor layer through said first groove; and
- providing a first gate electrode and a second gate electrode by filling said first groove and second groove with a conductive material.
- 8. A method as claimed in claim 7 in which said first through fifth semiconductor layers are provided by molecular beam epitaxy.
- 9. A method as claimed in claim 7 in which said first through fifth semiconductor layers are provided by metal-organic chemical vapor deposition.
- 10. A method as claimed in claim 7 in which said second semiconductor layer is provided with a thickness chosen so as to provide a desired threshold voltage for the enhancement-mode field effect transistor formed in the semiconductor device, and said second through fourth semiconductor layers are provided with a thickness chosen so as to provide a desired threshold voltage for the depletion-mode field effect transistor.
- 11. A method as claimed in claim 7 in which said first and third etching process are performed by using an etching gas which reacts selectively with a material free from indium while not reacting with a material containing indium.
- 12. A method as claimed in claim 11 in which said etching gas comprises carbon dichloro-difluoride.
- 13. A method of manufacturing a semiconductor device comprising steps of:
- providing a second semiconductor layer of gallium arsenide antimonide on a first semiconductor layer containing indium; and
- selectively removing a part of said second semiconductor layer by an etching process using a chloride etching gas such that the first semiconductor layer is exposed through said part of the second semiconductor layer.
- 14. A method as claimed in claim 13 in which said first semiconductor layer comprises indium aluminum arsenide.
Priority Claims (1)
Number |
Date |
Country |
Kind |
63-252917 |
Oct 1988 |
JPX |
|
Parent Case Info
This application is a division of application No. 416,944, filed Oct. 4, 1989, now U.S. Pat. No. 5,023,675, issued Jun. 11, 1991.
US Referenced Citations (4)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0171531 |
Feb 1986 |
EPX |
0175437 |
Mar 1986 |
EPX |
0072528 |
Sep 1987 |
JPX |
Non-Patent Literature Citations (3)
Entry |
Fathimulla et al., "High Performance InGaAs/InGaAs HEMT's and MESFET's", IEEE . . . Electron Devices, vol. 9, No. 7, 1988, 328-330. |
Peng et al., "Microwave Performance of InAlAs/InGaAs/InP MODFET's", IEEE . . . , Electron Devices, vol. EDL-8, No. 1 1987, 24-26. |
C. B. Cooper, III et al., "Use of thin AlGaGs and InGaAs stop-etch layers for reactive ion etch processing of III-V compound semiconductor devices," Applied Physics Letters, vol. 51, No. 26, Dec. 28 1987, pp. 2225-2226. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
416944 |
Oct 1989 |
|