Claims
- 1. A method of fabricating a multi-layered structure comprising:preparing a supporting substrate to have a first insulator layer on a main surface thereof; layering at least a second insulator layer and an amorphous or polycrystalline semiconductor layer, in order, on an amorphous or polycrystalline semiconductor layer on a main surface of a single crystalline semiconductor substrate; and directly bonding said first insulator layer on the main surface of said supporting substrate and said amorphous or polycrystalline semiconductor layer formed over the main surface of said single crystalline semiconductor substrate to each other.
- 2. A method of fabricating a multi-layered structure comprising:preparing a single crystalline semiconductor substrate having a second insulator layer and an amorphous or polycrystalline semiconductor layer, in order, thereon; layering a first insulator layer on the main surface of a supporting substrate having a main surface and a rear surface; and directly bonding said first insulator layer on the main surface of said supporting substrate and the amorphous or polycrystalline semiconductor layer on said single crystalline semiconductor substrate to each other.
- 3. A process of fabricating a semiconductor device comprising:layering a first film made of an insulator, a second film made of an amorphous or polycrystalline semiconductor, wherein said first film and said second film are directly bonded to each other, a fourth film made of an insulator, a fifth film made of an insulator and a third film made of a single crystalline semiconductor on a main surface of a supporting substrate; and forming a gate electrode made of a conductor on the third film via a gate insulator.
- 4. A method of fabricating a multi-layered structure comprising:preparing a supporting substrate to have a first insulator layer on a main surface thereof; layering a second insulator layer and a second amorphous or polycrystalline semiconductor layer, in order, on a first amorphous or polycrystalline semiconductor layer on a main surface of a single crystalline semiconductor substrate; and directly bonding said first insulator layer on the main surface of said supporting substrate and said second amorphous or polycrystalline semiconductor layer to each other; heating the structure to increase the bonding strength between said first insulator layer and said second amorphous or polycrystalline semiconductor layer.
- 5. A method of fabricating a multi-layered structure comprising:forming a film containing at least a first insulator layer on the main surface of a supporting substrate having a main surface and a rear surface; forming a film containing at least a second insulator layer and a film containing an amorphous or polycrystalline semiconductor layer, in order, on the main surface of a single crystalline semiconductor substrate having a main surface and a rear surface; disposing said supporting substrate and said single crystalline substrate such that the film containing at least a first insulator layer formed on the main surface of said supporting substrate and the film containing an amorphous or polycrystalline semiconductor layer formed on the main surface of said single crystalline substrate are opposed to each other; directly bonding the first insulator layer formed on the main surface of said supporting substrate and the amorphous or polycrystalline semiconductor layer formed on the main surface of said single crystalline semiconductor substrate to each other; and reducing the thickness of said single crystalline semiconductor substrate from said rear surface thereof.
- 6. A method of fabricating a multi-layered structure according to claim 5, wherein said process of reducing the thickness of said single crystalline semiconductor substrate from the rear surface is performed by grinding and polishing.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-221193 |
Sep 1993 |
JP |
|
6-010782 |
Feb 1994 |
JP |
|
Parent Case Info
This is a continuation of U.S. patent application Ser. No. 08/612,647 filed Mar. 8, 1996, now U.S. Pat. No. 6,004,865, which is a division of U.S. patent application Ser. No. 08/291,652 filed: Aug. 16, 1994, now U.S. Pat. No. 5,523,602.
US Referenced Citations (9)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0 481 734-A2 |
Apr 1992 |
EP |
4-69966 |
Mar 1992 |
JP |
4-115572 |
Apr 1992 |
JP |
4-192359 |
Jul 1992 |
JP |
4-215473 |
Aug 1992 |
JP |
4-356929 |
Dec 1992 |
JP |
Non-Patent Literature Citations (1)
Entry |
W. P. Maszara, “SOI Material by Wafer Bonding: An Overview,” Proceedings of 1991 SOI Conference, IEEE International, Oct. 1991, pp. 18-19. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/612647 |
Mar 1996 |
US |
Child |
09/303080 |
|
US |