Claims
- 1. In the fabrication of a vertical semiconductor rectifier device in which a top electrode is connected to a bottom electrode through a channel region underlying a gate, a method of fabricating the channel in the semiconductor comprising the steps of:
a) forming a partial ion mask on a surface of the semiconductor, the mask having a sloped surface which varies the path length of ions passing through the mask, and b) implanting ions through the mask to form a laterally graded channel region in the semiconductor.
- 2. The method as defined by claim 1 and further including the step of:
c) forming a gate over the channel region, the gate being capable of voltage bias for altering the conduction of carriers through the channel.
- 3. A method of fabricating a semiconductor rectifier device comprising the steps of:
a) providing a semiconductor substrate of a first conductivity type and having opposing major surfaces, b) forming a first silicon oxide layer on a first major surface, c) forming a polysilicon layer over the first silicon oxide layer, d) forming a second silicon oxide layer over the polysilicon layer, e) selectively masking and etching the second silicon oxide layer to form silicon oxide ion masks with sloped surfaces which vary the path lengths of ions through the masks, f) forming source/drain doped regions of the first conductivity type in the first surface adjacent to the silicon oxide ion masks, g) forming laterally graded channel regions of a second conductivity type in the first region and abutting the source/drain doped regions, and h) selectively etching the polysilicon layer to form gates overlying the laterally graded channel regions.
- 4. The method as defined by claim 3 where in step e) includes isotropically etching the second silicon oxide layer whereby the masked second silicon oxide layer is laterally etched.
- 5. The method as defined by claim 4 wherein the second silicon oxide layer surface is damaged prior to isotropic etching whereby the etch rate is faster near the surface.
- 6. The method as defined by claim 4 and further including the step of forming an insulator layer such as silicon nitride over the polysilicon layer to prevent etching of the polysilicon layer during step e).
- 7. The method as defined by claim 3 wherein step f) includes doping the first surface region using the gates as self-aligned masks.
- 8. The method as defined by claim 3 and further including the step of forming a guard ring with dopants of a second conductivity type in the first major surface around a device region in which the rectifier device is fabricated.
- 9. The method as defined by claim 8 and further including the step of forming at least one plug in the device region with dopants of the second conductivity type, the plug forming a P-N junction with the substrate.
- 10. The method as defined by claim 9 wherein the guard ring and the plug are formed in the same step.
- 11. The method as defined by claim 10 and further including the steps of forming a top electrode on the first major surface contacting the guard ring, plug, source/drain regions, and gates, and forming a bottom electrode on the second major surface of the semiconductor substrate.
- 12. The method as defined by claim 11 wherein the semiconductor substrate includes an epitaxial layer formed on a semiconductor body.
- 13. The method as defined by claim 12 wherein the epitaxial layer and semiconductor body are N-doped, and the guard ring and plug are P-doped.
- 14. The method as defined by claim 3 and further including the steps of forming a top electrode on the first major surface contacting the source/drain regions and the gates, and forming a bottom electrode on the second major surface.
- 15. The method as defined by claim 14 wherein the semiconductor substrate includes an epitaxial layer formed on a semiconductor body.
- 16. A semiconductor rectifier device comprising:
a) a semiconductor substrate of a first conductivity-type and having opposing major surfaces, b) a plurality of gates insulatively formed on a first major surface, c) a plurality of source/drain regions of the first conductivity type formed in surface regions of second conductivity type in the first major surface adjacent to the gates, and d) a plurality of channels of second conductivity type each abutting a source/drain region and extending under a gate, each channel being laterally graded with a sloped P-N junction separating the channel region from the substrate of first conductivity type.
- 17. The semiconductor rectifier device as defined by claim 16 and further including a top electrode on the first major surface contacting the source/drain regions and gates, and a bottom electrode on the second major surface of the semiconductor substrate.
- 18. The semiconductor rectifier device as defined by claim 17 and further including a guard ring with dopants of a second conductivity-type in the first major surface around a device region in which the rectifier device is fabricated.
- 19. The semiconductor rectifier device as defined by claim 18 and further including at least one plug in the device region with dopants of the second conductivity type, the plug forming a P-N junction with the substrate.
- 20. The semiconductor rectifier device as defined by claim 19 wherein the top electrode contacts the guard ring and plug.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application is related to pending application Ser. No. 09/283,537 filed Apr. 1, 1999 for “Power Rectifier Device”, the description of which is incorporated herein by reference, and to pending application Ser. No. 09/544,730, filed Apr. 6, 2000 for “Method of Fabricating Power Rectifier Device to Vary Operating Parameters and Resulting Device,” the description of which is incorporated by reference.