Claims
- 1. A method for fabricating semiconductor components having an electrically conductive layer configured on a semiconductor substrate, which comprises:applying a silicon mask layer to a conductive layer; applying an etching mask to the conductive layer for patterning the silicon mask layer; selectively etching the silicon mask layer using the etching mask; and patterning the conductive layer in an etching process using the selectively etched mask layer as a hard mask.
- 2. The method according to claim 1, which comprises:leaving the silicon mask layer on the conductive layer after the conductive layer has been patterned; and using the silicon mask layer as an adhesion promoting layer between the conductive layer and a further layer that is deposited.
- 3. The method according to claim 1, which comprises adapting a thickness of the silicon mask layer to reduce reflections during photolithographic patterning of its etching mask.
- 4. The method according to claim 1, which comprises using the silicon layer as an etching stop for protecting the conductive layer.
- 5. The method according to claim 1, wherein the silicon layer is a layer selected from the group consisting of an amorphous layer and a polycrystalline layer.
- 6. The method according to claim 1, which comprises doping the silicon layer.
- 7. The method according to claim 1, which comprises using the silicon layer as a hard mask while selectively etching a layer sequence which includes the conductive layer and a dielectric.
- 8. The method according to claim 1, which comprises using a metal layer as the conductive layer.
- 9. The method according to claim 8, wherein the metal layer includes a metal selected from the group consisting of platinum, iridium, palladium, and ruthenium.
- 10. The method according to claim 1, wherein the conductive layer is a layer selected from the group consisting of iridium oxide and ruthenium oxide.
- 11. A semiconductor component comprising:a semiconductor substrate; a conductive layer configured on said semiconductor substrate; a mask layer covering said conductive layer, said mask layer being a silicon layer; and a further layer configured above said conductive layer and connected to said conductive layer with said mask layer interposed therebetween, said further layer having a contact hole therethrough for making contact with said conductive layer, said contact hole extending at least to said mask layer; said conductive layer being a layer selected from the group consisting of platinum, iridium, palladium, ruthenium, an alloy of at least one of the abovementioned metals, iridium oxide, and ruthenium oxide.
Priority Claims (1)
Number |
Date |
Country |
Kind |
198 28 969 |
Jun 1998 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of copending international application PCT/DE99/01770, filed Jun. 16, 1999, which designated the United States.
US Referenced Citations (7)
Foreign Referenced Citations (3)
Number |
Date |
Country |
196 01 592 |
May 1997 |
DE |
0 697 718 |
Feb 1996 |
EP |
WO 9941573 |
Aug 1999 |
WO |
Non-Patent Literature Citations (2)
Entry |
Ekkehard Fluck et al.: “Allgemeine und anorganische Chemie”[general and anorganic chemistry], 4th edition, Heidelberg, 1984, p. 307; no month. |
N. Yokoyama et al.: “0.1 μm Contact Metallization with SiH2F2-Reduced CVD W”, 1992 Symposium on VLSI Technology Digest of Technical Papers, pp. 68-69. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE99/01770 |
Jun 1999 |
US |
Child |
09/751961 |
|
US |