Claims
- 1. A process for fabricating a plurality of semiconductor memory cells on a semiconductor substrate, each cell having a switching transistor and a charge storage capacitor, said process comprising the steps of:
- forming a gate insulating film on said semiconductor substrate;
- forming a plurality of word lines on said gate insulating film, each word line forming a gate electrode of said switching transistor and having a first surface intimately contacting said gate insulating film and a second top surface not contacting said gate insulating film;
- forming a plurality of first insulating films, each of said plurality of first insulating films covering side surfaces and said second top surfaces of said plurality of word lines, said covering of said first insulating film being made by a self-alignment;
- forming a plurality of bit line contact holes by selectively etching said gate insulating film after the forming of said plurality of first insulating films, each bit line contact hole located at a source or a drain of said switching transistor between said word lines;
- forming a plurality of bit lines, each bit line having a first surface contacting a source or a drain of said switching transistor at said bit line contact hole and a second exposed top and side surfaces;
- forming a plurality of second insulating films, each second insulating film covering said second exposed top and side surfaces of said bit lines, said covering of said second insulating film on said top and side surfaces of said bit lines being made by a self-alignment;
- forming a plurality of storage electrodes, each storage electrode covering said side surfaces of said bit line through said second insulating film, and each storage electrode being coupled with a drain or a source of said switching transistor;
- forming a third insulating film on said plurality of storage electrodes; and,
- forming a plate electrode on said third insulating film.
- 2. The process according to claim 1, wherein said plurality of second insulating films cover said second exposed top surfaces of said bit lines, and further comprising the step of forming a plurality of fourth insulating films, each fourth insulating film covering a top surface of said bit line, and wherein each storage electrode further covers side surfaces of said fourth insulating film.
- 3. A method of fabricating a semiconductor memory device having a plurality of memory cells each including a switching transistor having electrodes, the method comprising:
- providing a semiconductor substrate having a substantially planar first surface;
- depositing a gate insulating film on said first surface of the substrate;
- arranging a plurality of substantially cross-sectionally-rectangular word lines on said gate insulating film by disposing a first bottom surface of each word line in intimate contact with said gate insulating film;
- depositing a first insulating film for each of said plurality of word lines by self-alignment with said word lines on word line side surfaces substantially perpendicular to said planar first substrate surface and said first bottom surface of each word line;
- forming a plurality of bit line contact holes through said gate insulating film by self-alignment according to the position of each of said first insulating film deposited on each of said plurality of word lines;
- arranging a plurality of substantially cross-sectionally-rectangular bit lines on said plurality of bit line contact holes by disposing a first bottom surface contacting said electrodes of said switching transistors;
- depositing a second insulating film for each of said plurality of bit lines by self-alignment with said bit lines on bit line side surfaces substantially perpendicular to said planar first substrate surface and said first bottom bit line surface;
- forming storage electrodes on said word line side surfaces substantially perpendicular to said planar first substrate surface over said second insulating film;
- depositing a third insulating film on each of said storage electrodes; and,
- forming a plate electrode on each of said storage electrodes.
- 4. A method of fabricating a memory device having a plurality of memory cells each including a switching transistor and a charge storage capacitor, the method comprising:
- providing a p-type semiconductor substrate having a substantially planar first surface, a crystal orientation of <100> plane and a specific resistance of 10 ohm/cm.;
- forming a gate insulating film on a second portion of the first surface of said substrate;
- depositing by chemical vapor deposition a first polycrystalline Si film doped with phosphorus at a dosage of more than 10.sup.20 cm.sup.-2 on said gate insulating film at a thickness of 150 nm;
- depositing by chemical vapor deposition a first SiO.sub.2 film stacked on said first polycrystalline Si film at a thickness of 200 nm;
- forming a plurality of word lines from said stacked first polycrystalline Si film and said first SiO.sub.2 film by anisotropic etching delineation using a resist pattern, each word line forming a gate electrode of ones of said switching transistors;
- using the plurality of word lines as a mask, forming a plurality of n+ diffusion layers in said substrate by ion implantation;
- depositing by chemical vapor deposition a second SiO.sub.2 film at a thickness of 100 nm on exposed surfaces of said plurality of word lines which surfaces lie substantially perpendicular with the plane of the substrate, said second SiO.sub.2 film connecting said first SiO.sub.2 film stacked on said first polycrystalline Si film with said gate insulating film for each of said plurality of word lines;
- depositing by chemical vapor deposition a third SiO.sub.2 film at a thickness of 50 nm over exposed surfaces of said first and second SiO.sub.2 films and said gate insulating film;
- exposing ones of said plurality of n.sup.+ diffusion layers by coextensively anisotropic dry etching through portions of said third SiO.sub.2 film and said gate insulating film using a first resist pattern as a first mask;
- depositing by chemical vapor deposition a second polycrystalline Si film doped with phosphorus at a dosage of about 10.sup.20 cm.sup.-3 and a fourth SiO.sub.2 film, over exposed surfaces of said plurality of n.sup.+ diffusion layers and said third SiO.sub.2 film;
- forming a plurality of bit lines by coextensively anisotropic dry etching through portions of said second polycrystalline Si film and said fourth SiO.sub.2 film delineated by a second mask;
- depositing by chemical vapor deposition a composite laminated layer over said third SiO.sub.2 film, said second polycrystalline Si film and said fourth SiO.sub.2 film, the composite laminated layer including a sixth layer of SiO.sub.2 film having a thickness of 150 nm over a layer of Si.sub.3 N.sub.4 film having a thickness of 200 nm over a fifth layer of SiO.sub.2 film having a thickness of 100 nm;
- exposing second ones of said plurality of n.sup.+ diffusion layers by coextensively anisotropic dry etching through portions of said composite laminated layer using a third mask, said dry etching leaving planar edges of said composite laminated layer in planes substantially perpendicular with the plane of the semiconductor substrate;
- depositing by chemical vapor deposition a third polycrystalline Si film doped with phosphorus at a dosage of about 10.sup.20 cm.sup.-3 contiguously over said exposed second ones of said plurality of n+ diffusion layers and said planar edges of said composite laminated layer;
- anisotropically dry etching portions of said third layer of polycrystalline Si film to expose said layer of SiO.sub.2 film of the composite laminated layer leaving a plurality of pairs of parallel portions of said third layer of polycrystalline Si film extending away from said substrate plane along said planar edges of said composite laminated layer;
- aqueous etching said sixth layer of SiO.sub.2 film and said layer of Si.sub.3 N.sub.4 film from between said plurality of pairs of parallel portions of said third layer of polycrystalline Si film extending away from said substrate plane, leaving in place said fifth SiO.sub.2 film between said plurality of pairs of parallel portions of said third layer of polycrystalline Si film;
- depositing a capacitor insulating film over said third layer of polycrystalline Si film and said fifth layer of SiO.sub.2 film between said plurality of pairs of parallel portions of said third layer of polycrystalline Si film; and,
- forming a plate electrode over said capacitor insulating film.
- 5. The process according to claim 1, wherein:
- each of said plurality of storage electrodes includes a recess at a drain or a source of said switching transistor;
- a bottom surface of the recess of each of said plurality of storage electrodes is lower than the second top surface of a corresponding word line; and,
- said plate electrode is formed from the bottom of the recess of each of said plurality of storage electrodes over the plurality of bit lines.
- 6. A process for fabricating a plurality of semiconductor memory cells in a semiconductor substrate, each cell having a switching transistor and a charge storage capacitor, said process comprising the steps of:
- forming a gate insulating film covering said semiconductor substrate;
- forming a plurality of word lines overlying said gate insulating film, each word line forming a gate electrode of said switching transistor and having a first surface intimately contacting said gate insulating film and a second top surface not contacting said gate insulating film;
- forming a plurality of first insulating films, each of said plurality of first insulating films covering side surfaces and said second top surfaces of said plurality of word lines, said covering of said first insulating film being made by a self-alignment;
- forming a plurality of bit line contact holes by selectively etching said gate insulating film after the forming of said plurality of first insulating films, each bit line contact hole located at a source or a drain of said switching transistor between two of said plurality of word lines;
- forming a plurality of bit lines, each bit line having a first surface contacting a source or a drain of said switching transistor at said bit line contact hole and a second exposed top and side surfaces;
- forming a plurality of second insulating films, each second insulating film covering said second exposed top and said surfaces of said bit lines, said covering of said second insulating film covering said side surfaces of said bit lines being made by a self-alignment;
- forming a plurality of storage electrodes, each storage electrode covering side surfaces of said bit line over said second insulating film, and each storage electrode being coupled with a drain or a source of said switching transistor;
- forming a third insulating film overlying said plurality of storage electrodes; and,
- forming a plate electrode overlying said third insulating film.
- 7. The process according to claim 6, wherein:
- each of said plurality of storage electrodes includes a recess at a drain or a source of said switching transistor;
- a bottom surface of the recess of each of said plurality of storage electrodes is lower than the second top surface of a corresponding word line; and,
- said plate electrode is formed from the bottom of the recess of each of said plurality of storage electrodes over the plurality of bit lines.
- 8. The process according to claim 6, wherein said plurality of second insulating films cover said second exposed top surfaces of said bit lines, and further comprising the step of:
- forming a plurality of fourth insulating films, each fourth insulating film covering a top surface of said bit line, wherein each storage electrode further covers side surfaces of said fourth insulating film.
Priority Claims (2)
Number |
Date |
Country |
Kind |
1-45400 |
Feb 1989 |
JPX |
|
1-45401 |
Feb 1989 |
JPX |
|
Parent Case Info
This application is a continuation of U.S. application Ser. No. 07/805,383, filed on Dec. 10, 1991, now abandoned which was a divisional of U.S. application Ser. No. 07/475,148, filed on Feb. 5, 1990, now U.S. Pat. No. 5,140,389, which was a continuation-in-part of U.S. application Ser. No. 07/287,881, filed on Dec. 21, 1988, now U.S. Pat. No. 4,970,564.
US Referenced Citations (18)
Foreign Referenced Citations (6)
Number |
Date |
Country |
55-178894 |
Dec 1980 |
JPX |
61-55258 |
Nov 1986 |
JPX |
61-258467 |
Nov 1986 |
JPX |
62-286270 |
Dec 1987 |
JPX |
63-58958 |
Mar 1988 |
JPX |
63-293967 |
Nov 1988 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
475148 |
Feb 1990 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
805383 |
Dec 1991 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
287881 |
Dec 1988 |
|