Claims
- 1. A method for producing a semiconductor device comprising the steps of:
- forming first and second semiconductor regions on an insulating surface;
- forming an insulating film on the semiconductor regions;
- forming gate electrodes on the semiconductor regions respectively through the insulating film;
- forming a porous anodic oxide on both sides of the gate electrode provided on only the first semiconductor region; and
- forming barrier anodic oxides having same thickness on at least both sides of the gate electrodes provided on the first and second semiconductor regions; and
- introducing impurity into the first and second semiconductor regions using the gate electrodes and the porous anodic oxide and the barrier anodic oxides as masks, to form offset regions in the first and second semiconductor regions of different widths between the first semiconductor region and the second semiconductor region.
- 2. The method of claim 1 wherein said porous anodic oxide is formed by anodic oxidation in an acidic electrolyte.
- 3. The method of claim 1 wherein said barrier anodic oxides are formed by anodic oxidation in a substantially neutral electrolyte.
- 4. The method of claim 1 wherein said barrier anodic oxides are more dense than said porous anodic oxide.
- 5. A method for producing a semiconductor device comprising the steps of:
- forming a first semiconductor region on an insulating substrate in a pixel region;
- forming a second semiconductor region on the insulating substrate in a peripheral circuit region;
- forming an insulating film on the first and second semiconductor regions;
- forming gate electrodes on the first and second semiconductor regions respectively through the insulating film;
- forming a porous anodic oxide on at least both sides of the gate electrode provided only on the first semiconductor region;
- forming barrier anodic oxides on at least both sides of the gate electrodes provided on the first and second semiconductor regions;
- introducing impurity into the first and second semiconductor regions using the gate electrodes and the porous anodic oxide and the barrier anodic oxides as masks, to form offset regions in the first and second semiconductor regions of different widths between the first semiconductor region and the second semiconductor region,
- wherein the offset regions formed in the first semiconductor region have the same width on both sides, and the offset regions formed in the second semiconductor region have the same width on both sides.
- 6. A method for producing a semiconductor device comprising the steps of:
- forming first and second semiconductor regions on an insulating surface;
- forming an insulating film on the semiconductor regions
- forming gate electrodes on the semiconductor regions respectively through the insulating film;
- forming porous anodic oxides having different thicknesses on both sides of the gate electrodes provided on the first and second semiconductor regions; and
- forming a barrier anodic oxide on at least the both sides of the gate electrode provided on only the second semiconductor region;
- etching a portion of the insulating film using the porous anodic oxides and the barrier anodic oxide and the gate electrodes as masks to pattern the insulating film into two islands;
- removing the porous anodic oxides by etching; and
- introducing impurity into the first and second semiconductor regions using the gate electrodes and the two islands and the barrier anodic oxide as masks, to form lightly doped regions in the first and second semiconductor regions of different widths between the first semiconductor region and the second semiconductor region, and to form an offset region in only the second semiconductor region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-285990 |
Oct 1993 |
JPX |
|
Parent Case Info
This is a Divisional application of Ser. No. 08/322,165, filed Oct. 13, 1994 abandoned.
US Referenced Citations (14)
Foreign Referenced Citations (6)
Number |
Date |
Country |
3-41763 |
Feb 1991 |
JPX |
3-180058 |
Aug 1991 |
JPX |
5-3297 |
Jan 1993 |
JPX |
5-114724 |
May 1993 |
JPX |
6-232398 |
Aug 1994 |
JPX |
6-250212 |
Sep 1994 |
JPX |
Non-Patent Literature Citations (1)
Entry |
K. Nakazawa et al., SID '90 Digest, p. 311 "LDD TFT Structure For Poly-Si LCD's". |
Divisions (1)
|
Number |
Date |
Country |
Parent |
322165 |
Oct 1994 |
|