1. Field of the Invention
The present invention relates to semiconductor circuit fabrication and, more particularly, to a circuit and a method of forming the circuit that has a subsurface network of conductive paths within a silicon substrate.
2. Description of the Related Art
Integrated circuit fabrication involves creating various semiconductor devices such as transistors, capacitors, resistors, and diodes within a single monolithic semiconductor substrate. Traditionally, a number of photolithographic and ion implantation steps are required to form the semiconductor devices.
In addition, to complete the circuit, conductors are formed to electrically connect the isolated devices together. A number of additional photolithographic steps are required to form the conductors that are required to connect the devices together to implement the circuit.
A typical method of providing conductive paths between devices is to form conductive interconnects on top of the silicon substrate using patterned layers of metal (or metal silicide or polysilicon). Interconnects created in the metallization process can be formed in multiple layers, by alternating metal layers with intermetallic dielectric (IMD) layers.
The IMD layers serve to electrically isolate the metal layers. The IMD layers are patterned to allow formation of vertical conductors between metal layers and devices, through use of a system of contacts and vias, or plugs. A multilevel interconnect system as described, can be used to create multiple conductive paths in three dimensions. It also allows conductors to be arranged to pass over or under adjacent conductors while remaining isolated from each other.
The cost to produce a semiconductor circuit is in large part defined by the complexity and number of photolithographic and ion implantation steps that are required to fabricate the circuit. As a result, as the complexity and number of steps required to fabricate the circuit increase, the cost to fabricate the circuit increases as well.
Thus, there is a need for a method of forming interconnects and devices, such as transistors, that reduces the complexity and/or number of photolithographic and ion implantation steps that are required to fabricate the interconnects and transistors of a circuit.
Hard mask 112 can be formed, for example, by forming a layer of oxide 114 on substrate 110, followed by the formation of a layer of nitride 116 on oxide layer 114. After this, a layer of masking material is formed on nitride layer 116, and then patterned. Next, the exposed regions of nitride layer 116 are etched to form a pair of horizontal openings HB and a vertical opening VB that expose the top surface of oxide layer 114. Following this, the masking material is removed.
Next, as shown in
As shown in
Following this, as shown in
Next, as shown in
In accordance with the present invention, n+ regions 130/136 and n+ regions 132/134 intersect each other to form a conductive channel 140 in substrate 110 that extends from point A to point B as shown in
The conductive channels 612 are formed in a channel plane 614 that lies substantially parallel with the top surface of substrate 610. In the present example, at least a first channel 612A intersects a second channel 610B. In the example shown in
In addition to forming conductive channels in semiconductor substrate, a circuit utilizing NMOS transistors can also be formed during the same process using a variation of hard mask 112.
As shown in
Hard mask 712 can be formed and patterned in the same manner as hard mask 112, e.g., using an oxide layer 714, an overlying nitride layer 716, and an patterning etch step that exposes regions of oxide layer 714 over substrate 710.
As shown in
As shown in
Next, as shown in
A lower implant energy is used when n+ regions 722A-722G are formed. The energy used is sufficient to place the centers of the implants a distance D2 below the surface of substrate 710. As shown, n+ regions 722A-722G extend from the surface of substrate 710 down to p-type isolation regions 720A-720G.
Following this, as shown in
In accordance with the present invention, the width W1 of the opening over p-type isolation region 720B and n+ region 722B is narrow enough (and the masking material is high enough) so that the angled implant does not introduce any significant dopant into substrate 710 in the regions adjacent to n+ region 722B. Further, the widths W2 of the openings over n+ regions 722D, 732E, 732F, and 732G are also narrow enough (and the masking material is high enough) so that the angled implant does not introduce any dopant into substrate 710 in the regions adjacent to n+ regions 722D, 732E, 732F, and 732G.
Next, as shown in
As above, the width W1 of the opening over p-type isolation region 720B and n+ region 722B is narrow enough (and the masking material is high enough) so that the reverse angled implant does not introduce any significant dopant into substrate 710 in the regions adjacent to n+ region 722B. Further, the widths W2 of the openings over n+ regions 722D, 722E, 722F, and 722G are also narrow enough (and the masking material is high enough) so that the angled implant does not introduce any significant dopant into substrate 710 in the regions adjacent to n+drain regions 722D, 722E, 722F, and 722G.
In accordance with the present invention, n+ region 734 and n+ region 736 are connected to each other to form a conductive channel 740 in substrate 710 that extends from point A to point B as shown in
Following the implants, hard mask 712 (nitride layer 716 and oxide layer 714) are removed. Next, as shown in
As noted above, from
As noted above, from
As a result, by forming a single hard mask and utilizing a single continuous, rotating, controlled implant, the active regions of a NMOS transistor and a number of conductive channels can be formed at the same time, thereby simplifying the number of process steps required to form the circuit. A simplified number of process steps, in turn, reduces the cost to fabricate the circuit.
An NMOS transistor connected to channel 740 and an NMOS transistors connected to channel 742 can be connected together via a metal layer connected to the gates of the NMOS transistors. For example, as shown in
Following this, a number of contacts 764 are formed in the openings to contact gates 756A-756D. Next, a metal trace 766 is formed on the layer of insulation material to electrically connect one contact 764 with another contact 764 as required to implement the circuit.
In addition, PMOS transistors can be added to the process with the inclusion of only four additional masking steps. Two masking steps are required to set the threshold voltages of the NMOS and PMOS transistors. Hard mask 712 requires no additional steps, and can be patterned for both NMOS and PMOS circuits at the same time. Further, two masking steps are required during the formation of the transistors; one to protect the PMOS regions while the NMOS regions are formed, and one to protect the NMOS regions while the PMOS regions are formed.
The conductive channels 1512 are formed in a channel plane 1514 that lies substantially parallel with the top surface of substrate 1510. In the present invention, at least a first channel 1512A intersects a second channel 1512B. In the example shown in
As further shown in
Each transistor 1530 also includes a layer of gate oxide 1536 that is formed over channel region 1534, and a conductive gate 1538 that is formed on the layer of gate oxide 1536 over channel region 1534. Further, contacts 1540 are formed on each gate 1538 (not directly over the channel region), and a metal trace 1542 connects two of the contacts 1540 together.
As a result, by forming a single hard mask, utilizing a single controlled implant, and patterning a layer of polysilicon, NMOS transistors and a first level of interconnect can be formed at the same time, thereby simplifying or reducing the number of process steps required to form the circuit. A simplified or reduced number of process steps, in turn, reduces the cost to fabricate the circuit.
Thus, in accordance with the present invention, by using a hard mask and precisely varying the implant angle, rotation, dose, and energy, a particular atomic species may be placed volumetrically in a required location under the hard mask. Further, the dopant may be implanted to form sub-silicon volumes of rather arbitrary topographies. Examples include pipes, volumes, hemispheres, and interconnects.
Profile 1610 is a random profile that serves no particular purpose, but illustrates as an example the variety of profiles that can be obtained in accordance with the present invention. (Profile 1610 is an example of the degree of non-linear dopant profiling that may be introduced into the silicon volume.)
It should be understood that the above description is of an example of the present invention, and that various alternatives to the embodiment of the invention described herein may be employed in practicing the invention. For example, although hard masks 112 and 712 have been shown as lines and spaced-apart regions, hard masks 112 and 712 can have a variety of shapes, such as polygons and triangles, as needed to create the required sub-surface dopant profile. Thus, it is intended that the following claims define the scope of the invention and that methods and structures within the scope of these claims and their equivalents be covered thereby.
This is a divisional application of application Ser. No. 10/173,911 filed on Jun. 17, 2002, now U.S. Pat. No. 6,844,585 issued on Jan. 18, 2005.
Number | Name | Date | Kind |
---|---|---|---|
5512770 | Hong | Apr 1996 | A |
5932873 | Bergemont et al. | Aug 1999 | A |
5962844 | Merrill et al. | Oct 1999 | A |
5965875 | Merrill | Oct 1999 | A |
5970316 | Merrill | Oct 1999 | A |
5982012 | Merrill | Nov 1999 | A |
6002432 | Merrill et al. | Dec 1999 | A |
6018365 | Merrill | Jan 2000 | A |
6030882 | Hong | Feb 2000 | A |
6066510 | Merrill | May 2000 | A |
6088058 | Mead et al. | Jul 2000 | A |
6107173 | Han | Aug 2000 | A |
6117742 | Gardner et al. | Sep 2000 | A |
6150683 | Merrill et al. | Nov 2000 | A |
6160282 | Merrill | Dec 2000 | A |
6163053 | Kawashima | Dec 2000 | A |
6211510 | Merrill et al. | Apr 2001 | B1 |
6246043 | Merrill | Jun 2001 | B1 |
6355528 | Ishida et al. | Mar 2002 | B1 |
6369420 | Yeh et al. | Apr 2002 | B1 |
6369853 | Merrill et al. | Apr 2002 | B1 |
6403426 | Montree et al. | Jun 2002 | B1 |
6410899 | Merrill et al. | Jun 2002 | B1 |
6433371 | Scholer et al. | Aug 2002 | B1 |
6436773 | Yu | Aug 2002 | B1 |
6444523 | Fan et al. | Sep 2002 | B1 |
6452633 | Merrill et al. | Sep 2002 | B1 |
6476372 | Merrill et al. | Nov 2002 | B2 |
6476454 | Suguro | Nov 2002 | B2 |
6489206 | Chen et al. | Dec 2002 | B2 |
6512544 | Merrill et al. | Jan 2003 | B1 |
6525304 | Merrill et al. | Feb 2003 | B1 |
6606120 | Merrill et al. | Aug 2003 | B1 |
6632701 | Merrill | Oct 2003 | B2 |
6636261 | Pritchard et al. | Oct 2003 | B1 |
6697114 | Merrill | Feb 2004 | B1 |
RE38499 | Merrill et al. | Apr 2004 | E |
6727521 | Merrill | Apr 2004 | B2 |
6731397 | Merrill et al. | May 2004 | B1 |
6741283 | Merrill et al. | May 2004 | B1 |
6750489 | Merrill | Jun 2004 | B1 |
6760070 | Merrill et al. | Jul 2004 | B1 |
Number | Date | Country | |
---|---|---|---|
Parent | 10173911 | Jun 2002 | US |
Child | 11007565 | US |