Embodiments of the invention relate to field effect transistors such as MOSFET (metal oxide semiconductor field effect transistor) devices and methods for making field effect transistors.
Power MOSFET devices are well known and are used in many applications. Exemplary applications include automotive electronics, portable electronics, power supplies, and telecommunications. One important electrical characteristic of a power MOSFET device is its drain-to-source on-state resistance (RDS(on)), which is defined as the total resistance encountered by a drain current. RDS(on) is proportional to the amount of power consumed while the MOSFET device is on. In a vertical power MOSFET device, this total resistance is composed of several resistive components including an inversion channel resistance (“channel resistance”), a starting substrate resistance, an epitaxial portion resistance and other resistances. The epitaxial portion is typically in the form of a layer and may be referred to as an “epilayer”. RDS(on) can be reduced in a MOSFET device by reducing the resistance of one or more of these MOSFET device components.
Reducing RDS(on) is desirable. For example, reducing RDS(on) for a MOSFET device reduces its power consumption and also cuts down on wasteful heat dissipation. The reduction of RDS(on) for a MOSFET device preferably takes place without detrimentally impacting other MOSFET characteristics such as the maximum breakdown voltage (BVDSS) of the device. At the maximum breakdown voltage, a reverse-biased epilayer/well diode in a MOSFET breaks down resulting in significant and uncontrolled current flowing between the source and drain.
It is also desirable to maximize the breakdown voltage for a MOSFET device without increasing RDS(on). The breakdown voltage for a MOSFET device can be increased, for example, by increasing the resistivity of the epilayer or increasing the thickness of the epilayer. However, increasing the epilayer thickness or the epilayer resistivity undesirably increases RDS(on).
It would be desirable to provide for a MOSFET device with a high breakdown voltage and a low RDS(on). Embodiments of the invention address this and other problems.
Embodiments of the invention are directed to dual-trench field effect transistors and methods of manufacture. In an embodiment, a method of forming a field effect transistor includes forming a well region in a semiconductor region of a first conductivity type. The well region may be of a second conductivity type and have an upper surface and a lower surface. The method also includes forming a plurality of gate trenches extending into the semiconductor region to a depth below the lower surface of the well region, and forming a plurality of stripe trenches extending through the well region and into the semiconductor region to a depth below that of the plurality of gate trenches. The plurality of stripe trenches may be laterally spaced from one or more of the plurality of gate trenches. The method also includes at least partially filling the plurality of stripe trenches with a semiconductor material of the second conductivity type such that the semiconductor material of the second conductivity type forms a PN junction with a portion of the semiconductor region.
In another embodiment, the plurality of stripe trenches may extend into the semiconductor region parallel to a current flow through the semiconductor region when the field effect transistor is in an on state.
In another embodiment, the plurality of stripe trenches may be completely filled with the semiconductor material of the second conductivity type using selective epitaxial growth.
In another embodiment, the semiconductor material of the second conductivity type lines the sidewalls of the plurality of stripe trenches, and the method also includes forming a dielectric material within the plurality of stripe trenches such that each stripe trench becomes substantially completely filled with the combination of the semiconductor material of the second conductivity type and the dielectric material.
In another embodiment, the plurality of stripe trenches may be formed after forming the plurality of gate trenches and the well region.
In another embodiment, the semiconductor region is an epitaxial layer of the first conductivity type in which the well region is formed, and the epitaxial layer has a thickness defined by the spacing between an upper surface and a lower surface of the epitaxial layer. The plurality of stripe trenches may extend into the epitaxial layer and terminate at a depth between one-half the thickness of the epitaxial layer and the lower surface of the epitaxial layer.
In another embodiment, the semiconductor region has a thickness defined by the vertical distance between an upper surface and a lower surface of the semiconductor region, and the plurality of stripe trenches terminate within a portion of the semiconductor region having a lower boundary which coincides with the lower surface of the semiconductor region and an upper boundary which is above the lower surface of the semiconductor region by a distance equal to one-third of the thickness of the semiconductor region.
These and other embodiments of the invention are described in greater detail below with reference to the appended drawings.
a) to 1(f) show schematic cross-sectional views of a conventional vertical trench MOSFET device. The figures show vertically expanding depletion regions as increasing reverse bias voltages are applied.
a) to 2(f) show schematic cross-sectional views of a vertical trench MOSFET device according to an embodiment of the invention. The figures show horizontally expanding depletion regions as increasing reverse bias voltages are applied.
a) to 3(f) show schematic cross sectional views of a vertical trench MOSFET device according to an embodiment of the invention. The figures show horizontally expanding depletion regions as increasing reverse bias voltages are applied.
a) to 8(d) are cross-sectional views illustrating a method for forming a MOSFET device according to an embodiment of the invention.
e) shows a cross-sectional view of a MOSFET device with a stripe having a P− lining and a dielectric inner portion.
The present inventor has found that the resistance of the epilayer in a MOSFET becomes an increasingly significant component of RDS(on) for increasing MOSFET voltage breakdown ratings. For example, computer simulations have indicated that for a 30 volt N− channel trench MOSFET device, the epilayer resistance is about 30% or more of the total specific RDS(on). In another example, for a 200 V N-channel trench MOSFET device, the epilayer resistance is about 75 to 90% of the total specific RDS(on). Thus, for higher voltage applications in particular, it would be desirable to reduce the resistance of the epilayer and thus reduce RDS(on) for a corresponding MOSFET device. The reduction of RDS(on) preferably takes place without degrading the breakdown voltage characteristics of the MOSFET device.
Many numerical examples are provided to illustrate embodiments of the invention. It is to be understood that numerical examples such as breakdown voltage, RDS(on), etc. are provided herein for illustrative purposes only. These and other numbers or values in the application may vary significantly or insignificantly depending upon the specific semiconductor fabrication process used and, in particular, with future advances in semiconductor processing.
Under normal operation, the maximum breakdown voltage (BVDSS) of a trench or planar DMOSFET (double diffused metal oxide semiconductor field effect transistor) is obtained by forming a depletion region at a junction between the epilayer and a well region of opposite conductivity type as the epilayer. The depletion region is formed by applying a reverse bias voltage across the junction. At the breakdown voltage, the reverse-biased epilayer/well diode breaks down and significant current starts to flow. Current flows between the source and drain by an avalanche multiplication process while the gate and the source are shorted together.
The formation of depletion regions in a conventional trench MOSFET device can be described with reference to
In this example, the N− epilayer 32 has a resistivity of about 5.0 ohm-cm and an epilayer dopant concentration, Nd(epi), of about 1×1015 cm−3. The thickness of the N− epilayer 32 is about 20 microns. The device also has an “effective” epilayer thickness (sometimes referred to as “effective epi”) of about 16.5 microns. The effective epilayer thickness is the thickness of the epilayer after taking into account any up diffusion of atoms from the N+ drain region 31 and the formation of regions such as doped regions (e.g., P− wells) in the semiconductor substrate 29. For example, the effective epilayer thickness can be substantially equal to the distance between the bottom of a P+ body or a P− well and the endpoint of any up-diffused donors in the N− epilayer 32 from the N+ substrate 31. The effective epilayer for the device may also include the drift region for the device.
Each of the
a) to 1(f) respectively show how the depletion region 50 expands as increasing reverse bias voltages of 0V, 10V, 50V, 100V, 200V, and 250V are applied to the conventional trench MOSFET device. As shown in the figures, as greater reverse bias voltages are applied, the depletion region 50 spreads “vertically” in a direction from the P− well/epilayer interface to the N+ drain region 31. This vertical growth of the depletion region forces the trade-off between lower RDS(on) and higher BVDSS in conventional trench MOSFET devices.
The present invention provides an improved MOSFET device wherein the depletion region initially spreads “horizontally” as higher reverse bias voltages are applied. In embodiments of the invention, a number of additional (and preferably deep) trenches are formed in the semiconductor substrate. These deep trenches are eventually used to form stripes that induce the formation of a horizontally spreading depletion region. The stripes comprise a material of the opposite type conductivity to the epilayer. For example, the stripes may comprise a P type material (e.g., a P, P+, or P− silicon) while the epilayer may comprise an N type material. Individual stripes may be present between adjacent gate structures and can extend from the major surface of the semiconductor substrate and into the epilayer. The stripes can also extend any suitable distance into the epilayer. For example, in some embodiments, the stripes extend all the way to the epilayer/drain region interface. The presence of the stripes allows the use of a lower resistance epilayer without exceeding the critical electric field. As will be explained in greater detail below, RDS(on) can be reduced without detrimentally affecting other MOSFET device characteristics such as the breakdown voltage.
a) to 2(f) illustrate an embodiment of the invention. These figures illustrate how a depletion region spreads as greater reverse bias voltages are applied. The gate bias voltages applied in the examples shown in
However, in
a) to 3(f) show cross sections of another MOSFET device according to another embodiment of the invention. In these figures, like elements are denoted by like numerals in prior figures. However, unlike the MOSFET devices described in prior figures, the epilayer in the MOSFET device shown in
a) to 3(f) respectively show how the depletion region 50 changes at reverse bias voltages of 0V, 10V, 50V, 100V, 200V, and 250V. Like the MOSFET device embodiment shown in
As noted above, as the breakdown voltage ratings for MOSFET devices increase, the epilayer resistance becomes a significantly increasing component of the total specific RDS(on). For example,
In embodiments of the invention, the epilayer resistance can be lowered by incorporating trenched stripes in the epilayer. This reduces RDS(on) as compared to a similar conventional MOSFET device with a similar breakdown voltage rating. For example, bar (g) in
An IV curve 504 for an embodiment of the invention is also shown in
Embodiments of the present invention can be applied to both trench and planar MOSFET technologies. However, trench MOSFET devices are preferred as they advantageously occupy less space than planar MOSFET devices. In either case, the breakdown voltage of the device may be from about 100 to about 400 volts in some embodiments. For illustrative purposes, a method of manufacturing a MOSFET device according to the present invention is described below in the context of a trenched gate process.
A detailed drawing of a power trench MOSFET device according to an embodiment of the invention is shown in
In
The stripe trenches in embodiments of the invention are filled or lined with a material of the opposite doping to the epitaxial portion in the semiconductor substrate. An embodiment of this type is shown in
The presence of the doped stripes may also be used as a heavy body to improve the ruggedness of the formed device. For example, like the presence of a P type heavy body in the epilayer, the presence of P− stripes penetrating the epilayer is believed to stabilize voltage variations in the device, thus increasing the device's reliability.
Suitable methods for forming the inventive power trench MOSFET devices can be described with reference to
With reference to
Source regions, well regions, and other structures may also be formed in the semiconductor substrate 29 after or before forming the gate structures 45. With reference to
Additional details regarding the formation of well regions, gate structures, source regions, and heavy bodies are present in U.S. patent application Ser. No. 08/970,221 entitled “Field Effect Transistor and Method of Its Manufacture”, by Brian Sze-Ki Mo, Duc Chau, Steven Sapp, Izak Bencuya, and Dean Edward Probst. This application is assigned to the same assignee as the assignee of the present application and the application is herein incorporated by reference in its entirety for all purposes.
In preferred embodiments, after the source regions, well regions, and/or gate structures are formed, one or more stripe trenches 30 are formed in the semiconductor substrate 29. For example, after the P− well regions 34, the N+ source regions 36, and the gate structures 45 are formed, the stripe trench 30 shown in
After the stripe trench 30 is formed, as shown in
The material of the second conductivity type may completely fill the stripe trench 30 as shown in
Other suitable methods which can be used to form doped epitaxial stripes of material in a trench are described in U.S. patent application Ser. No. 09/586,720 entitled “Method of Manufacturing A Trench MOSFET Using Selective Growth Epitaxy”, by Gordon Madsen and Joelle Sharp. This application is assigned to the same assignee as the present invention and is incorporated by reference herein in its entirety for all purposes.
As noted, the stripe trench 30 and the stripes 35 of a second conductivity type are preferably formed after at least one of the source regions 36, the gate structures 45, and the well regions 34 are formed. By forming the stripes 35 after the formation of these device elements, the stripes 35 are not subjected to the high temperature processing used to form the gate structures 45 or the P− well regions 34. For example, the high temperature processing (e.g., ion implantation, high temperature drives) used to form the P− well regions can last as long as 1 to 3 hours at high temperatures (e.g., greater than 1100° C.). The formation of the P− stripes 35 in the semiconductor substrate 29, on the other hand, does not detrimentally affect previously formed gate structures 45, P− well regions 34, or the N+ source regions 36. Forming these device elements before forming the P− stripes 35 reduces the likelihood that the P− stripes 35 in the epilayer will diffuse and lose their shape due to extended high temperature processing. If this occurs, the width of the P− stripes 35 may not be uniform down the P− stripe 35 and may decrease the effectiveness of the formed device. For example, dopant from a laterally enlarged P− stripe 35 could diffuse into the channel region of the MOSFET device thereby influencing the threshold voltage characteristics of the MOSFET device. Moreover, wider P− stripes can result in a larger gate structure 45 pitch, thus increasing the size of a corresponding array of gate structures 45.
After the P− stripes 35 are formed, additional layers of material may be deposited. Additional layers may include a metal contact layer 41 and a passivation layer (not shown). These additional layers may be formed by any suitable method known in the art.
Although a number of specific embodiments are shown and described, embodiments of the invention are not limited thereto. For example, embodiments of the invention have been described with reference to N type semiconductors, P− stripes, etc. It is understood that the invention is not limited thereto and that the doping polarities of the structures shown and described could be reversed. Also, although P− stripes are mentioned in detail, it is understood that the stripes used in embodiments of the invention may be P or N type. The stripes or other device elements may also have any suitable acceptor or donor concentration (e.g., +, ++, −, −−, etc.).
The terms and expressions which have been employed herein are used as terms of description and not of limitation, and there is no intention in the use of such terms and expressions of excluding equivalents of the features shown and described, or portions thereof, it being recognized that various modifications are possible within the scope of the invention claimed. Moreover, any one or more features of any embodiment of the invention may be combined with any one or more other features of any other embodiment of the invention, without departing from the scope of the invention.
This application is a divisional of U.S. application Ser. No. 10/934,969, filed Sep. 3, 2004, which is a continuation of U.S. application Ser. No. 10/741,464, filed Dec. 18, 2003, issued as U.S. Pat. No. 6,818,513, which is a divisional of U.S. application Ser. No. 09/774,780, filed Jan. 30, 2001, issued as U.S. Pat. No. 6,713,813, the disclosures of which are incorporated herein by reference for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
3404295 | Warner et al. | Oct 1968 | A |
3412297 | Amlinger | Nov 1968 | A |
3497777 | Teszner et al. | Feb 1970 | A |
3564356 | Wilson | Feb 1971 | A |
3660697 | Berglund et al. | May 1972 | A |
4003072 | Matsushita et al. | Jan 1977 | A |
4300150 | Colak | Nov 1981 | A |
4326332 | Kenney et al. | Apr 1982 | A |
4337474 | Yukimoto | Jun 1982 | A |
4345265 | Blanchard | Aug 1982 | A |
4445202 | Geotze et al. | Apr 1984 | A |
4579621 | Hine | Apr 1986 | A |
4636281 | Buiguez et al. | Jan 1987 | A |
4638344 | Cardwell, Jr. | Jan 1987 | A |
4639761 | Singer et al. | Jan 1987 | A |
4698653 | Cardwell, Jr. | Oct 1987 | A |
4716126 | Cogan | Dec 1987 | A |
4746630 | Hui et al. | May 1988 | A |
4754310 | Coe | Jun 1988 | A |
4774556 | Fujii et al. | Sep 1988 | A |
4801986 | Chang et al. | Jan 1989 | A |
4821095 | Temple | Apr 1989 | A |
4823176 | Baliga et al. | Apr 1989 | A |
4853345 | Himelick | Aug 1989 | A |
4868624 | Grung et al. | Sep 1989 | A |
4893160 | Blanchard | Jan 1990 | A |
4914058 | Blanchard | Apr 1990 | A |
4941026 | Temple | Jul 1990 | A |
4967245 | Cogan et al. | Oct 1990 | A |
4974059 | Kinzer | Nov 1990 | A |
4990463 | Mori | Feb 1991 | A |
4992390 | Chang | Feb 1991 | A |
5027180 | Nishizawa et al. | Jun 1991 | A |
5034785 | Blanchard | Jul 1991 | A |
5071782 | Mori | Dec 1991 | A |
5072266 | Bulucea et al. | Dec 1991 | A |
5079608 | Wodarczyk et al. | Jan 1992 | A |
5105243 | Nakagawa et al. | Apr 1992 | A |
5111253 | Korman et al. | May 1992 | A |
5142640 | Iwanatsu | Aug 1992 | A |
5164325 | Cogan et al. | Nov 1992 | A |
5164802 | Jones et al. | Nov 1992 | A |
5216275 | Chen | Jun 1993 | A |
5219777 | Kang | Jun 1993 | A |
5219793 | Cooper et al. | Jun 1993 | A |
5233215 | Baliga | Aug 1993 | A |
5262336 | Pike, Jr. et al. | Nov 1993 | A |
5268311 | Euen et al. | Dec 1993 | A |
5275965 | Manning | Jan 1994 | A |
5294824 | Okada | Mar 1994 | A |
5298781 | Cogan et al. | Mar 1994 | A |
5300447 | Anderson | Apr 1994 | A |
5326711 | Malhi | Jul 1994 | A |
5350937 | Yamazaki et al. | Sep 1994 | A |
5365102 | Mehrotra et al. | Nov 1994 | A |
5366914 | Takahashi et al. | Nov 1994 | A |
5389815 | Takahashi | Feb 1995 | A |
5405794 | Kim | Apr 1995 | A |
5418376 | Muraoka et al. | May 1995 | A |
5424231 | Yang | Jun 1995 | A |
5429977 | Lu et al. | Jul 1995 | A |
5430311 | Murakami et al. | Jul 1995 | A |
5430324 | Bencuya | Jul 1995 | A |
5434435 | Baliga | Jul 1995 | A |
5436189 | Beasom | Jul 1995 | A |
5438215 | Tihanyi | Aug 1995 | A |
5442214 | Yang | Aug 1995 | A |
5473176 | Kakumoto | Dec 1995 | A |
5473180 | Ludikhuize | Dec 1995 | A |
5474943 | Hshieh et al. | Dec 1995 | A |
5519245 | Tokura et al. | May 1996 | A |
5541425 | Nishihara | Jul 1996 | A |
5554862 | Omura et al. | Sep 1996 | A |
5567634 | Hebert et al. | Oct 1996 | A |
5567635 | Acovic et al. | Oct 1996 | A |
5572048 | Sugawara | Nov 1996 | A |
5576245 | Cogan et al. | Nov 1996 | A |
5578851 | Hshieh et al. | Nov 1996 | A |
5581100 | Ajit | Dec 1996 | A |
5583065 | Miwa | Dec 1996 | A |
5592005 | Floyd et al. | Jan 1997 | A |
5595927 | Chen et al. | Jan 1997 | A |
5597765 | Yilmaz et al. | Jan 1997 | A |
5605852 | Bencuya | Feb 1997 | A |
5616945 | Williams | Apr 1997 | A |
5623152 | Majumdar et al. | Apr 1997 | A |
5629543 | Hshieh et al. | May 1997 | A |
5637898 | Baliga | Jun 1997 | A |
5639676 | Hshieh et al. | Jun 1997 | A |
5640034 | Malhi | Jun 1997 | A |
5648670 | Blanchard | Jul 1997 | A |
5656843 | Goodyear et al. | Aug 1997 | A |
5665619 | Kwan et al. | Sep 1997 | A |
5670803 | Beilstein, Jr. et al. | Sep 1997 | A |
5689128 | Hshieh et al. | Nov 1997 | A |
5693569 | Ueno | Dec 1997 | A |
5705409 | Witek | Jan 1998 | A |
5710072 | Krautschneider et al. | Jan 1998 | A |
5714781 | Yamamoto et al. | Feb 1998 | A |
5719409 | Singh et al. | Feb 1998 | A |
5770878 | Beasom | Jun 1998 | A |
5776813 | Huang et al. | Jul 1998 | A |
5780343 | Bashir | Jul 1998 | A |
5801417 | Tsang et al. | Sep 1998 | A |
5877528 | So | Mar 1999 | A |
5879971 | Witek | Mar 1999 | A |
5879994 | Kwan et al. | Mar 1999 | A |
5895951 | So et al. | Apr 1999 | A |
5895952 | Darwish et al. | Apr 1999 | A |
5897343 | Mathew et al. | Apr 1999 | A |
5897360 | Kawaguchi | Apr 1999 | A |
5900663 | Johnson et al. | May 1999 | A |
5906680 | Meyerson | May 1999 | A |
5917216 | Floyd et al. | Jun 1999 | A |
5929481 | Hsieh et al. | Jul 1999 | A |
5943581 | Lu et al. | Aug 1999 | A |
5949104 | D'Anna et al. | Sep 1999 | A |
5949124 | Hadizad et al. | Sep 1999 | A |
5959324 | Kohyama | Sep 1999 | A |
5960271 | Wollesen et al. | Sep 1999 | A |
5972741 | Kubo et al. | Oct 1999 | A |
5973360 | Tihanyi | Oct 1999 | A |
5973367 | Williams | Oct 1999 | A |
5976936 | Miyajima et al. | Nov 1999 | A |
5981344 | Hshieh et al. | Nov 1999 | A |
5981996 | Fujishima | Nov 1999 | A |
5998833 | Baliga | Dec 1999 | A |
6005271 | Hshieh | Dec 1999 | A |
6008097 | Yoon et al. | Dec 1999 | A |
6011298 | Blanchard | Jan 2000 | A |
6015727 | Wanlass | Jan 2000 | A |
6020250 | Kenney et al. | Feb 2000 | A |
6034415 | Johnson et al. | Mar 2000 | A |
6037202 | Witek | Mar 2000 | A |
6037628 | Huang | Mar 2000 | A |
6037632 | Omura et al. | Mar 2000 | A |
6040600 | Uenishi et al. | Mar 2000 | A |
6048772 | D'Anna | Apr 2000 | A |
6049108 | Williams et al. | Apr 2000 | A |
6057558 | Yamamoto et al. | May 2000 | A |
6063678 | D'Anna | May 2000 | A |
6064088 | D'Anna | May 2000 | A |
6066878 | Neilson | May 2000 | A |
6081009 | Neilson | Jun 2000 | A |
6084264 | Darwish | Jul 2000 | A |
6084268 | de Frésart et al. | Jul 2000 | A |
6087232 | Kim et al. | Jul 2000 | A |
6096608 | Williams | Aug 2000 | A |
6097063 | Fujihira | Aug 2000 | A |
6103578 | Uenishi et al. | Aug 2000 | A |
6104054 | Corsi et al. | Aug 2000 | A |
6110799 | Huang | Aug 2000 | A |
6114727 | Ogura et al. | Sep 2000 | A |
6137152 | Wu | Oct 2000 | A |
6150697 | Teshigahara et al. | Nov 2000 | A |
6156606 | Michaelis | Dec 2000 | A |
6156611 | Lan et al. | Dec 2000 | A |
6163052 | Liu et al. | Dec 2000 | A |
6165870 | Shim et al. | Dec 2000 | A |
6168983 | Rumennik et al. | Jan 2001 | B1 |
6168996 | Numazawa et al. | Jan 2001 | B1 |
6171935 | Nance et al. | Jan 2001 | B1 |
6174773 | Fujishima | Jan 2001 | B1 |
6174785 | Parekh et al. | Jan 2001 | B1 |
6184545 | Werner et al. | Feb 2001 | B1 |
6184555 | Tihanyi et al. | Feb 2001 | B1 |
6188104 | Choi et al. | Feb 2001 | B1 |
6188105 | Kocon et al. | Feb 2001 | B1 |
6190978 | D'Anna | Feb 2001 | B1 |
6191447 | Baliga | Feb 2001 | B1 |
6194741 | Kinzer et al. | Feb 2001 | B1 |
6198127 | Kocon | Mar 2001 | B1 |
6201279 | Pfirsch | Mar 2001 | B1 |
6204097 | Shen et al. | Mar 2001 | B1 |
6207994 | Rumennik et al. | Mar 2001 | B1 |
6222233 | D'Anna | Apr 2001 | B1 |
6225649 | Minato | May 2001 | B1 |
6228727 | Lim et al. | May 2001 | B1 |
6239463 | Williams et al. | May 2001 | B1 |
6239464 | Tsuchitani et al. | May 2001 | B1 |
6265269 | Chen et al. | Jul 2001 | B1 |
6271100 | Ballantine et al. | Aug 2001 | B1 |
6271552 | D'Anna | Aug 2001 | B1 |
6271562 | Deboy et al. | Aug 2001 | B1 |
6274904 | Tihanyi | Aug 2001 | B1 |
6274905 | Mo | Aug 2001 | B1 |
6277706 | Ishikawa | Aug 2001 | B1 |
6281547 | So et al. | Aug 2001 | B1 |
6285060 | Korec et al. | Sep 2001 | B1 |
6291298 | Williams et al. | Sep 2001 | B1 |
6291856 | Miyasaka et al. | Sep 2001 | B1 |
6294818 | Fujihira | Sep 2001 | B1 |
6297534 | Kawaguchi et al. | Oct 2001 | B1 |
6303969 | Tan | Oct 2001 | B1 |
6307246 | Nitta et al. | Oct 2001 | B1 |
6309920 | Laska et al. | Oct 2001 | B1 |
6313482 | Baliga | Nov 2001 | B1 |
6316806 | Mo | Nov 2001 | B1 |
6326656 | Tihanyi | Dec 2001 | B1 |
6337499 | Werner | Jan 2002 | B1 |
6346464 | Takeda et al. | Feb 2002 | B1 |
6346469 | Greer | Feb 2002 | B1 |
6351018 | Sapp | Feb 2002 | B1 |
6353252 | Yasuhara et al. | Mar 2002 | B1 |
6359308 | Hijzen et al. | Mar 2002 | B1 |
6362112 | Hamerski | Mar 2002 | B1 |
6362505 | Tihanyi | Mar 2002 | B1 |
6365462 | Baliga | Apr 2002 | B2 |
6365930 | Schillaci et al. | Apr 2002 | B1 |
6368920 | Beasom | Apr 2002 | B1 |
6368921 | Hijzen et al. | Apr 2002 | B1 |
6376314 | Jerred | Apr 2002 | B1 |
6376878 | Kocon | Apr 2002 | B1 |
6376890 | Tihanyi | Apr 2002 | B1 |
6384456 | Tihanyi | May 2002 | B1 |
6388286 | Baliga | May 2002 | B1 |
6388287 | Deboy et al. | May 2002 | B2 |
6391699 | Madson et al. | May 2002 | B1 |
6400003 | Huang | Jun 2002 | B1 |
6429481 | Mo et al. | Aug 2002 | B1 |
6433385 | Kocon et al. | Aug 2002 | B1 |
6436779 | Hurkx et al. | Aug 2002 | B2 |
6437399 | Huang | Aug 2002 | B1 |
6441454 | Hijzen et al. | Aug 2002 | B2 |
6452230 | Boden, Jr. | Sep 2002 | B1 |
6465304 | Blanchard et al. | Oct 2002 | B1 |
6465843 | Hirler et al. | Oct 2002 | B1 |
6465869 | Ahlers et al. | Oct 2002 | B2 |
6472678 | Hshieh et al. | Oct 2002 | B1 |
6472708 | Hshieh et al. | Oct 2002 | B1 |
6475884 | Hshieh et al. | Nov 2002 | B2 |
6476443 | Kinzer | Nov 2002 | B1 |
6479352 | Blanchard | Nov 2002 | B2 |
6489652 | Jeon et al. | Dec 2002 | B1 |
6501146 | Harada | Dec 2002 | B1 |
6525372 | Baliga | Feb 2003 | B2 |
6608350 | Kinzer et al. | Aug 2003 | B2 |
6649459 | Deboy et al. | Nov 2003 | B2 |
6649975 | Baliga | Nov 2003 | B2 |
6653691 | Baliga | Nov 2003 | B2 |
6713813 | Marchant | Mar 2004 | B2 |
6750105 | Disney | Jun 2004 | B2 |
6750508 | Omura et al. | Jun 2004 | B2 |
6812525 | Bul et al. | Nov 2004 | B2 |
6818513 | Marchant | Nov 2004 | B2 |
20010001082 | Chang et al. | May 2001 | A1 |
20010023961 | Hsieh et al. | Sep 2001 | A1 |
20010025894 | Weatherl et al. | Oct 2001 | A1 |
20010025984 | Osawa | Oct 2001 | A1 |
20010028083 | Onishi et al. | Oct 2001 | A1 |
20010032998 | Iwamoto et al. | Oct 2001 | A1 |
20010041400 | Ren et al. | Nov 2001 | A1 |
20010041407 | Brown | Nov 2001 | A1 |
20010049167 | Madson | Dec 2001 | A1 |
20010050394 | Onishi et al. | Dec 2001 | A1 |
20020009832 | Blanchard | Jan 2002 | A1 |
20020014658 | Blanchard | Feb 2002 | A1 |
20020066924 | Blanchard | Jun 2002 | A1 |
20020070418 | Kinzer et al. | Jun 2002 | A1 |
20020100933 | Marchant | Aug 2002 | A1 |
20030060013 | Marchant | Mar 2003 | A1 |
20030132450 | Minato et al. | Jul 2003 | A1 |
20030193067 | Kim | Oct 2003 | A1 |
20050029618 | Marchant | Feb 2005 | A1 |
Number | Date | Country |
---|---|---|
1036666 | Oct 1989 | CN |
4300806 | Dec 1993 | DE |
19736981 | Aug 1998 | DE |
10007415 | Sep 2001 | DE |
975024 | Jan 2000 | EP |
1026749 | Aug 2000 | EP |
1054451 | Nov 2000 | EP |
747967 | Feb 2002 | EP |
63-288047 | Nov 1988 | JP |
64-022051 | Jan 1989 | JP |
08-264772 | Oct 1996 | JP |
2000-040822 | Feb 2000 | JP |
2000-040872 | Feb 2000 | JP |
2000-156978 | Jun 2000 | JP |
2000-277726 | Oct 2000 | JP |
2000-277728 | Oct 2000 | JP |
2001-015448 | Jan 2001 | JP |
2001-015752 | Jan 2001 | JP |
2001-102577 | Apr 2001 | JP |
2001-111041 | Apr 2001 | JP |
2001-135819 | May 2001 | JP |
2001-144292 | May 2001 | JP |
2001-244461 | Sep 2001 | JP |
2001-284584 | Oct 2001 | JP |
2001-313391 | Dec 2001 | JP |
2002-016250 | Jan 2002 | JP |
2002-083976 | Mar 2002 | JP |
1020020019287 | Mar 2002 | KR |
WO 0033386 | Jun 2000 | WO |
WO 0068997 | Nov 2000 | WO |
WO 0068998 | Nov 2000 | WO |
WO 0075965 | Dec 2000 | WO |
WO 0106550 | Jan 2001 | WO |
WO 0106557 | Jan 2001 | WO |
WO 0145155 | Jun 2001 | WO |
WO 0159847 | Aug 2001 | WO |
WO 0159848 | Aug 2001 | WO |
WO 0171815 | Sep 2001 | WO |
WO 0188997 | Nov 2001 | WO |
WO 0195385 | Dec 2001 | WO |
WO 0195398 | Dec 2001 | WO |
WO 0201644 | Jan 2002 | WO |
WO 0247171 | Jun 2002 | WO |
Entry |
---|
Chinese Office Action for Application No. CN02829051.8, dated Sep. 14, 2007, 11 pages. |
German Office Action for Application No. 102 97 697.5-33, dated Sep. 27, 2006, 4 pages. |
International Search Report of the International Searching Authority for Application No. PCT/US2002/010008, mailed on Sep. 23, 2003, 2 pages. |
Japanese Office Action for Application No. 2003-582807, dated Jul. 4, 2008, 3 pages. |
Bai et al., “Novel automated optimization of power MOSFET for 12V input, high-frequency DC-DC converter,” International Symposium on Power Semiconductors and ICs, Technical Digest, copyright 2003, pp. 366-369. |
Baliga et al., “Improving the reverse recovery of power MOSFET integral diodes by electron irradiation,” Solid State Electronics, copyright Dec. 1983, pp. 1133-1141, vol. 26, No. 12. |
Baliga “New Concepts in Power Rectifiers,” Physics of Semiconductor Devices, Proceedings of the Third Int'l Workshop, Madras (India), Committee on Science and Technology in Developing Countries, copyright 1985, pp. 471-481. |
Baliga “Options for CVD of Dielectrics Include Low-k Materials,” Technical Literature from Semiconductor International, Jun. 1998, 4 pages. |
Brown et al., “Novel Trench Gate Structure Developments Set the Benchmark for Next Generation Power MOSFET Switching Performance,” Power Electronics—May 2003 Proceedings (PCIM), Nurenburg, pp. 275-278, vol. 47. |
Bulucea, “Trench DMOS Transistor Technology for High Current (100 A Range) Switching,” Solid-State Electronics, copyright 1991, pp. 493-507, vol. 34. |
Chang et al., “Numerical and experimental Analysis of 500-V Power DMOSFET with an Atomic-Lattice Layout,” IEEE Transactions on Electron Devices, copyright 1989, p. 2623, vol. 36. |
Chang et al. “Self-Aligned UMOSFET's with a Specific On-Resistance of 1mΩ cm2,” IEEE Transactions on Electron Devices, copyright 1987, pp. 2329-2334, vol. 34. |
Cheng et al., “Fast reverse recovery body diode in high-voltage VDMOSFET using cell-distributed schottky contacts,” IEEE Transactions on Electron Devices, May 2003, pp. 1422-1425, vol. 50, No. 5. |
“CoolMOSä the second generation,” Infineon Technologies product information, copyright 2000, 2 pages. |
Curtis, et al., “APCVD TEOS: 03 Advanced Trench Isolation Applications,” Semiconductor Fabtech 9th Edition, copyright 1999, 8 pages. |
Darwish et al., “A New Power W-Gated Trench MOSFET (WMOSFET) with High Switching Performance,” ISPSD Proceedings—Apr. 2003, Cambridge, 4 pages. |
Deboy, G., et al., “A new generation of high voltage MOSFETs breaks the limit line of silicon,” Paper No. 26.2 in the Proceedings of the IEDM, copyright 1998, p. 683-685. |
Djekic,. et al., “High frequency synchronous buck converter for low voltage applications,” 1998 Proc. IEEE Power Electronics Specialist Conf. (PESC), pp. 1248-1254. |
Fujihira, “Theory of Semiconductor Superjunction Devices,” Japanese Journal of Applied Physics, copyright 1997, pp. 6254-6262, vol. 36. |
Gan, et al., “Poly Flanked VDMOS (PFVDMOS): A Superior Technology for Superjunction Devices,” IEEE Power Electronics Specialists Conference, Jun. 17-22 2001, Vancouver, Canada, 4 pages. |
Glenn, et al., “A Novel Vertical Deep Trench RESURF DMOS (VTR-DMOS),” IEEE ISPD, May 22-25, 2000 Toulouse France, pp. 197-200. |
“IR develops CoolMOSä -equivalent technology, positions it at the top of a 3-tiered line of new products for SMPS,” International Rectifiers company information, copyright 1999, at URL: http://www.irf.com, 3 pages. |
Kao, et al., “Two Dimensional Thermal Oxidation of Silicon-II. Modeling Stress Effects in Wet Oxides,” IEEE Transactions on Electron Devices, Jan. 1988, pp. 25-37, vol. ed-35, No. 1. |
Kao, et al., “Two Dimensional Thermal Oxidation of Silicon-I. Experiments,” IEEE Transactions on Electron Devices, May 1987, pp. 1008-1017, vol. ed-34, No. 5. |
Kassakian, et al., “High-frequency high-density converters for distributed power supply systems,” Proceedings of the IEEE, Apr. 1988, pp. 362-376, vol. 76, No. 4. |
Korman, et al., “High performance power DMOSFET with integrated schottky diode,” Proceedings of IEEE Power Electronics Specialist Conference (PESC), copyright 1989, pp. 176-179. |
Lorenz, et al., “COOL MOS—An important milestone towards a new power MOSFET generation,” Power Conversion, copyright 1988, pp. 151-160. |
Maksimovic, et al., “Modeling and simulation of power electronic converters,” Proceedings of the IEEE, Jun. 2001, pp. 898-912, vol. 89, No. 6. |
Mehrotra, et al., “Very low forward drop JBS rectifiers fabricated using submicron technology,” IEEE Transactions on Electron Devices, Nov. 1993, pp. 2131-2132, vol. 40, No. 11. |
Moghadam, “Delivering Value Around New Industry Paradigms,” Technical Literature from Applied Materials, Nov. 1999, pp. 1-11, vol. 1, issue 2. |
Park, et al., “Lateral Trench Gate Super-Junction SOI-LDMOSFETs with Low On-Resistance,” Institute for Microelectronics, University of Technology Vienna, Austria, 2002, pp. 283-286. |
Sakai et al., “Experimental investigation of dependence of electrical characteristics of device parameters in trench MOS barrier, schottky diodes,” International Symposium on Power Semiconductors and ICs, Technical Digest, 1998, pp. 293-296. |
Shenai, et al., “Current transport mechanisms in atomically abrupt metal-semiconductor interfaces,” IEEE Transactions on Electron Devices, Apr. 1988, pp. 468-482, vol. 35, No. 4. |
Shenai, et al., “Monolithically integrated power MOSFET and schottky diode with improved reverse recovery characteristics,” IEEE Transactions on Electron Devices, Apr. 1990, pp. 1167-1169, vol. 37, No. 4. |
Shenoy, et al., “Analysis of the Effect of Charge Imbalance on the Static and Dynamic Characteristic of the Super Junction MOSFET,” IEEE International Symposium on Power Semiconductor Devices 1999, pp. 99-102. |
Singer, “Empty Spaces in Silicon (ESS): An Alternative to SOI,” Semiconductor International, Dec. 1999, p. 42. |
Tabisz, et al., “A MOSFET resonant synchronous rectifier for high-frequency dc/dc converters,” Proceedings of the IEEE Power Electronics Specialist Conference (PESC), 1990, pp. 769-779. |
Technical Literature from Quester Technology, Model APT-4300 300mm Atmospheric TEOS/Ozone CVD System, (unknown date), 2 pages. |
Technical Literature from Quester Technology, Model APT-6000 Atmospheric TEOS-Ozone CVD System, (unknown date), 4 pages. |
Technical Literature from Silicon Valley Group Thermal Systems, APNext, High Throughput APCVD Cluster Tool for 200 mm/300 mm Wafer Processing, (unknown date), 2 pages total. |
Tu, et al., “On the reverse blocking characteristics of schottky power diodes,” IEEE Transactions on Electron Devices, Dec. 1992, pp. 2813-2814, vol. 39. |
Ueda, et al., “An Ultra-Low On-Resistance Power MOSFET Fabricated by Using a Fully Self-Aligned Process,” IEEE Transactions on Electron Devices, 1987, pp. 926-930, vol. 34. |
Wilamowski, “Schottky Diodes with High Breakdown Voltages,” Solid-State Electronics 1983, pp. 491-493, vol. 26. |
Wolf, et al., “Silicon Processing for The VLSI Era” vol. 1 Process Technology, Lattice Press, copyright 1990, p. 658. |
Wolf, “Silicon Processing for The VLSI Era” vol. 2 Process Integration Lattice Press, copyright 1990, 3 pages. |
Yamashita, et al., “Conduction Power loss in MOSFET synchronous rectifier with parallel-connected schottky barrier diode,” IEEE Transactions on Power electronics, Jul. 1998, pp. 667-673, vol. 13, No. 4. |
Notice of Allowance for U.S. Appl. No. 10/741,464, mailed on Jul. 27, 2004, 12 pages. |
Requirement for Restriction/Election for U.S. Appl. No. 10/934,969, mailed on Feb. 9, 2006, 6 pages. |
Requirement for Restriction/Election for U.S. Appl. No. 10/934,969, mailed on May 16, 2006, 6 pages. |
Non-Final Office Action for U.S. Appl. No. 10/934,969, mailed on Sep. 21, 2006, 23 pages. |
Non-Final Office Action for U.S. Appl. No. 10/934,969, mailed on May 28, 2009, 15 pages. |
Final Office Action for U.S. Appl. No. 10/934,969, mailed on Mar. 30, 2010, 11 pages. |
Advisory Action for U.S. Appl. No. 10/934,969, mailed on Jun. 18, 2010, 4 pages. |
Number | Date | Country | |
---|---|---|---|
20110014764 A1 | Jan 2011 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10934969 | Sep 2004 | US |
Child | 12893997 | US | |
Parent | 09774780 | Jan 2001 | US |
Child | 10741464 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10741464 | Dec 2003 | US |
Child | 10934969 | US |