Claims
- 1. A method of forming a lateral bipolar transistor in a substrate of semiconductor material having an upper surface and a predetermined crystalline orientation, said method including the steps of:
- (a) doping the substrate with impurities of a first type;
- (b) forming at least two predeterminedly spaced apart narrow grooves extending from the upper surface into the substrate;
- (c) forming laterally extending emitter and collector regions by laterally diffusing impurities of a second type through the sidewalls of said grooves, which lateral diffusion extends a distance predetermined to be less than the spacing between the adjacent grooves to thereby form the lateral bipolar transistor with the first type doped substrate forming the base region between the second type doped emitter and collector regions;
- (d) forming spaced apart emitter and collector contact regions of said second type in the substrate extending downwardly from said upper surface to intersect with the laterally extending emitter and collector regions about said grooves;
- (e) forming a base contact of said first type at the upper surface of the substrate over the base region defined between the second type emitter and collector regions.
- 2. The method of claim 1 wherein said semiconductor material is monocrystalline silicon and wherein said upper surface is in the (110) plane.
- 3. the method of claim 1 wherein said impurities of a first type are N type.
- 4. The method of claim 1 wherein said substrate includes a layer of epitaxial material.
- 5. The method of claim 1 wherein said grooves are longitudinally aligned parallel to one another.
- 6. The method of claim 1 wherein said groove side walls are substantially in the (111) crystalline plane.
- 7. The method of claim 1 wherein said impurities of a second type are P type.
- 8. The method of claim 1 wherein said grooves are on the order of one micrometer wide.
- 9. the method of claim 1 wherein said grooves are formed by plasma etch.
- 10. The method of claim 1 wherein said step of forming said grooves includes the step of forming continuous grooves one interior to the other.
- 11. The method of claim 10 wherein said step of forming continuous grooves includes the step of forming concentric rectangles.
- 12. The method of claim 10 wherein the step of forming continuous grooves includes the step of forming concentric rings.
- 13. The method of claim 1 including the ste of gaseous deposition of impurities into said sidewalls and driving said impurities by diffusion into said walls to a predetermined depth.
- 14. The method of claim 1 further including the steps of:
- forming an N well in said substrate;
- forming a third region of P type material in said N well;
- forming a fourth region of N type material in said third region whereby a vertical NPN transistor is formed.
Parent Case Info
This is a division of application Ser. No. 06/405,000, filed Aug. 4, 1982, now U.S. Pat. No. 4,549,196.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4100565 |
Khajezadeh et al. |
Jul 1978 |
|
4131910 |
Hartman et al. |
Dec 1978 |
|
4140558 |
Murphy et al. |
Feb 1979 |
|
4250518 |
Bloodworth et al. |
Feb 1981 |
|
4353086 |
Jaccodine et al. |
Oct 1982 |
|
Non-Patent Literature Citations (2)
Entry |
Roy A. Colclaser, "Microelectronics: Processing and Device Design," Wiley, N.Y., 1980. |
Don L. Kendall, "On Etching Very Narrow Grooves in Silicon," Applied Physics Letters, vol. 26, No. 4, 15 Feb. 1975. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
405000 |
Aug 1982 |
|